Low Delay 3-Bit Burst Error Correction Codes

被引:0
|
作者
Jiaqiang Li
Pedro Reviriego
Liyi Xiao
机构
[1] Harbin Institute of Technology,
[2] Universidad Carlos III de Madrid,undefined
来源
关键词
Soft errors; MCU; Memories; Error correction codes;
D O I
暂无
中图分类号
学科分类号
摘要
The increasing importance of Multiple Cell Upsets (MCUs) in modern memories has spurred research on error correction codes that can correct adjacent bit errors. For example, Double Adjacent Error Correction (DAEC), 3-bit burst and 4-bit burst codes have been proposed in the last years. However, as the error correction capabilities are increased so is the complexity of the encoder and decoder circuits. This directly impacts the encoding and decoding delay and thus limits the use of the codes in high speed memories. To reduce the complexity, some techniques have been proposed recently. Those include more advanced optimization programs to find codes with a lower number of ones in the parity check matrix or the interleaving of data and parity check bits to simplify the decoding. In this paper, those techniques are combined to design more efficient 3-bit burst error correction codes. The encoders and decoders for the proposed codes have been implemented and compared with the state of the art 3-bit burst error correction codes. The results show that the new codes reduce the encoder and decoder delay significantly. Therefore, the proposed codes provide memory designers with a more efficient option to implement protection against 3-bit burst errors for high speed memories.
引用
下载
收藏
页码:413 / 420
页数:7
相关论文
共 50 条
  • [1] Low Delay 3-Bit Burst Error Correction Codes
    Li, Jiaqiang
    Reviriego, Pedro
    Xiao, Liyi
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2019, 35 (03): : 413 - 420
  • [2] Extending 3-bit Burst Error-Correction Codes With Quadruple Adjacent Error Correction
    Li, Jiaqiang
    Reviriego, Pedro
    Xiao, Liyi
    Argyrides, Costas
    Li, Jie
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (02) : 221 - 229
  • [3] A New 3-Bit Burst-Error Correcting Code
    Klockmann, A.
    Georgakos, G.
    Goessel, M.
    2017 IEEE 23RD INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS), 2017, : 3 - 4
  • [4] Protecting Large Word Size Memories against MCUs with 3-bit Burst Error Correction
    Li, Jiaqiang
    Reviriego, Pedro
    Xiao, Liyi
    Klockmann, Alexander
    2019 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT), 2019,
  • [5] Low delay burst erasure correction codes
    Martinian, E
    Sundberg, CEW
    2002 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS, VOLS 1-5, CONFERENCE PROCEEDINGS, 2002, : 1736 - 1740
  • [6] BCH 2-Bit and 3-Bit Error Correction with Fast Multi-Bit Error Detection
    Schulz-Hanke, Christian
    ARCHITECTURE OF COMPUTING SYSTEMS (ARCS 2021), 2021, 12800 : 201 - 212
  • [7] Burst erasure correction codes with low decoding delay
    Martinian, E
    Sundberg, CEW
    IEEE TRANSACTIONS ON INFORMATION THEORY, 2004, 50 (10) : 2494 - 2502
  • [8] BINARY CODES FOR BURST ERROR CORRECTION
    GALLAGER, RG
    IEEE TRANSACTIONS ON INFORMATION THEORY, 1966, 12 (02) : 273 - +
  • [9] CODES FOR BURST-ERROR CORRECTION
    FUJIWARA, C
    KASAHARA, M
    TEZUKA, Y
    KASAHARA, Y
    ELECTRONICS & COMMUNICATIONS IN JAPAN, 1970, 53 (07): : 1 - &
  • [10] Single-bit error correcting and burst error locating codes
    Kaise, T
    Kitakami, M
    ISIT: 2002 IEEE INTERNATIONAL SYMPOSIUM ON INFORMATION THEORY, PROCEEDINGS, 2002, : 117 - 117