Junctionless Gate-all-around Nanowire FET with Asymmetric Spacer for Continued Scaling

被引:0
|
作者
V. Bharath Sreenivasulu
Vadthiya Narendar
机构
[1] National Institute of Technology Warangal,Department of Electronics & Communication Engineering
来源
Silicon | 2022年 / 14卷
关键词
Junctionless; GAA NW FET; Asymmetric spacer; Scaling; /; SS;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, we have performed the scaling of asymmetric junctionless (JL) SOI nanowire (NW) FET at 10 nm gate length (LG). To study the device electrical performance various DC metrics like SS, DIBL, ION/IOFF ratio are discussed. Even at 5 nm, the device has good electrical properties with subthreshold swing (SS) = ~64 mV/dec, drain induced barrier lowering (DIBL) = ~45 mV/V, and switching ratio (ION/IOFF) = ~106 shows a higher level of electrostatic integrity. At 5 nm LG with optimized spacer dielectric the device exhibits ~5 orders of improvement in IOFF and the improvement is less than ~2 orders at 20 nm LG. Thus, from the result analysis, the spacer dielectrics are essential at lower LG for better performance. For continued scaling, the HfO2 spacer dielectric ensures high performance with the lowest downfall in ION with 11.24% and the decline is 15.8% and 13.26% with no spacer and Si3N4 respectively. With SiO2, Si3N4, and HfO2 spacers the asymmetric spacer ensures an ION/IOFF of ~106 which is permissible for ITRS low power requirements. Moreover, to study scaling flexibility towards analog/RF applications various parameters like transconductance (gm), transconductance generation factor (TGF), total gate capacitance (Cgg), and cutoff frequency (fT) are also determined. Furthermore, the scaling impact on dynamic power (DP) and static power (SP) consumption are also presented. The findings of the study show that asymmetric JL NW FET is one of the potential candidates for future technology nodes.
引用
收藏
页码:7461 / 7471
页数:10
相关论文
共 50 条
  • [41] Compact Modeling of 3D Vertical Junctionless Gate-all-around Silicon Nanowire Transistors
    Mukherjee, Chhandak
    Larrieu, Guilhem
    Maneux, Cristell
    [J]. 2020 JOINT INTERNATIONAL EUROSOI WORKSHOP AND INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (EUROSOI-ULIS), 2020,
  • [42] A dopingless gate-all-around (GAA) gate-stacked nanowire FET with reduced parametric fluctuation effects
    Singh, Sarabdeep
    Raman, Ashish
    [J]. JOURNAL OF COMPUTATIONAL ELECTRONICS, 2018, 17 (03) : 967 - 976
  • [43] Investigation of a Gate Stack Gate-All-Around Junctionless Nanowire Field-Effect Transistor for Oxygen Gas Sensing
    Rishu Chaujar
    Mekonnen Getnet Yirak
    [J]. Journal of Electronic Materials, 2024, 53 : 2191 - 2201
  • [44] Investigation of a Gate Stack Gate-All-Around Junctionless Nanowire Field-Effect Transistor for Oxygen Gas Sensing
    Chaujar, Rishu
    Yirak, Mekonnen Getnet
    [J]. JOURNAL OF ELECTRONIC MATERIALS, 2024, 53 (04) : 2191 - 2201
  • [45] Characteristics of Gate-All-Around Junctionless Polysilicon Nanowire Transistors With Twin 20-nm Gates
    Liu, Tung-Yu
    Pan, Fu-Ming
    Sheu, Jeng-Tzong
    [J]. IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2015, 3 (05): : 405 - 409
  • [46] Study on Random Telegraph Noise of Gate-All-Around Poly-Si Junctionless Nanowire Transistors
    Yang, Chen-Chen
    Peng, Kang-Ping
    Chen, Yung-Chen
    Lin, Horng-Chih
    Li, Pei-Wen
    [J]. 2017 SILICON NANOELECTRONICS WORKSHOP (SNW), 2017, : 45 - 46
  • [47] Electron Tomography of Gate-All-Around Nanowire Transistors
    Cherns, P. D.
    Lorut, F.
    Dupre, C.
    Tachi, K.
    Cooper, D.
    Chabli, A.
    Ernst, T.
    [J]. 16TH INTERNATIONAL CONFERENCE ON MICROSCOPY OF SEMICONDUCTING MATERIALS, 2010, 209
  • [48] TEM investigations of gate-all-around nanowire devices
    Favia, P.
    Richard, O.
    Eneman, G.
    Mertens, H.
    Arimura, H.
    Capogreco, E.
    Hikavyy, A.
    Witters, L.
    Kundu, P.
    Loo, R.
    Vancoille, E.
    Bender, H.
    [J]. SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2019, 34 (12)
  • [49] Lead Zirconium Titanate (PZT)-Based Gate-All-Around Negative-Capacitance Junctionless Nanowire FET for Distortionless Low-Power Applications
    Sarabdeep Singh
    Shradhya Singh
    Naveen Kumar
    Navaneet Kumar Singh
    Ravi Ranjan
    Sunny Anand
    [J]. Journal of Electronic Materials, 2022, 51 : 196 - 206
  • [50] Lead Zirconium Titanate (PZT)-Based Gate-All-Around Negative-Capacitance Junctionless Nanowire FET for Distortionless Low-Power Applications
    Singh, Sarabdeep
    Singh, Shradhya
    Kumar, Naveen
    Singh, Navaneet Kumar
    Ranjan, Ravi
    Anand, Sunny
    [J]. JOURNAL OF ELECTRONIC MATERIALS, 2022, 51 (01) : 196 - 206