Experimental Results of Testing a BIST Σ–Δ ADC on the HOY Wireless Test Platform

被引:0
|
作者
Shao-Feng Hung
Hao-Chiao Hong
机构
[1] National Chiao Tung University,Institute of Electrical Control Engineering
[2] National Chiao Tung University,Department of Electrical and Computer Engineering
来源
关键词
Analog-to-digital converter (ADC); Built-in self-test (BIST); Design-for-testability (DfT); Sigma–Delta modulation; Analog and mixed-signal test; Wireless test;
D O I
暂无
中图分类号
学科分类号
摘要
High pin count packaging and 3D IC technology make testing such advanced ICs more and more difficult and expensive. The HOY wireless test platform provides an alternative and cost-effective test solution to address the poor accessibility and high test cost issues. The key idea is implementing a low-cost and short-distance wireless transceiver on chip so that all test instructions and data can be transmitted without physical access. Due to the limited wireless bandwidth, all modules in the device under test (DUT) are preferred to have some built-in self-test (BIST) features. Prior works successfully demonstrated that DUTs with memory and digital circuits can be tested on the low-cost wireless test platform. However, there is no example to show if it is also possible to test the DUT embedded with analog circuits on the HOY test platform. This paper demonstrates the first system-level integration including hardware and software for testing a fully-integrated BIST ADC on the HOY wireless test platform. The DUT chip fabricated in 0.18-μm CMOS consists of a second-order Σ–Δ ADC under test (AUT) and the BIST circuitry. The AUT design employs the decorrelating design-for-digital-testability (D3T) scheme to make itself digitally testable. The BIST design is based on the modified controlled sine wave fitting (CSWF) method. The required BIST circuits are purely digital and as small as 9.9k gates. The gate count of the HOY test wrapper is less than 1k. Experimental results obtained by the HOY wireless test platform show that the AUT achieves a dynamic range of 85.1 dB and a peak SNDR of 78.6 dB. The wireless test results show good agreement with those acquired by conventional analog tests.
引用
收藏
页码:571 / 584
页数:13
相关论文
共 50 条
  • [1] Experimental Results of Testing a BIST ε-Δ ADC on the HOY Wireless Test Platform
    Hung, Shao-Feng
    Hong, Hao-Chiao
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2012, 28 (05): : 571 - 584
  • [2] Analog BIST generator for ADC testing
    Bernard, S
    Azaïs, F
    Bertrand, Y
    Renovell, M
    2001 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2001, : 338 - 346
  • [3] Implementation of a BIST scheme for ADC test
    Wu, GL
    Rao, J
    Ren, AL
    Ling, M
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 1128 - 1131
  • [4] A SAR ADC BIST for Simplified Linearity Test
    Chao, An-Sheng
    Chang, Soon-Jyh
    Ting, Hsin-Wen
    2011 IEEE INTERNATIONAL SOC CONFERENCE (SOCC), 2011, : 146 - 149
  • [5] A complete BIST scheme for ADC linearity testing
    Wu, GL
    Ling, M
    Rao, J
    Shi, LX
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 2051 - 2054
  • [6] Multi-Histogram ADC BIST System for ADC Linearity Testing
    Chan, Koay Soon
    Nordin, Nuzrul Fahmi
    Chan, Kim Chon
    Lok, Terk Zyou
    Yong, Chee Wai
    2013 22ND ASIAN TEST SYMPOSIUM (ATS), 2013, : 213 - 214
  • [7] Economic Analysis of the HOY Wireless Test Methodology
    Hsing, Yu-Tsao
    Denq, Li-Ming
    Chen, Chao-Hsun
    Wu, Cheng-Wen
    IEEE DESIGN & TEST OF COMPUTERS, 2010, 27 (03): : 20 - 30
  • [8] A low-cost BIST scheme for ADC testing
    Wang, YS
    Wang, JX
    Lai, FC
    Ye, YZ
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 665 - 668
  • [9] SNR Measurement Based on Linearity Test for ADC BIST
    Duan, Jingbo
    Chen, Degang
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 269 - 272
  • [10] The HOY tester - Can IC testing go wireless?
    Wu, Cheng-Wen
    Huang, Chih-Tsun
    Huang, Shi-Yu
    Huang, Po-Chiun
    Chang, Tsin-Yuan
    Hsing, Yu-Tsao
    2006 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2006, : 183 - +