A Fast Statistical Soft Error Rate Estimation Method for Nano-scale Combinational Circuits

被引:0
|
作者
Mohsen Raji
Behnam Ghavami
机构
[1] Shiraz University,School of Electrical and Computer Engineering
[2] Shahid Bahonar University of Kerman,Department of Computer Engineering
[3] School of Computer Science,undefined
[4] Institute for Research in Fundamental Sciences (IPM),undefined
来源
关键词
Soft error rate; Soft error; Transient faults; Process variations; Statistical analysis;
D O I
暂无
中图分类号
学科分类号
摘要
Nano-scale digital integrated circuits are getting increasingly vulnerable to soft errors due to aggressive technology scaling. On the other hand, the impacts of process variations on characteristics of the circuits in nano era make statistical approaches as an unavoidable option for soft error rate estimation procedure. In this paper, we present a novel statistical Soft Error Rate estimation framework. The vulnerability of the circuits to soft errors is analyzed using a newly defined concept called Statistical Vulnerability Window (SVW). SVW is an inference of the necessary conditions for a Single Event Transient (SET) to cause observable errors in the given circuit. The SER is calculated using a probabilistic formulation based on the parameters of SVWs. Experimental results show that the proposed method provides considerable speedup (about 5 orders of magnitude) with less than 5 % accuracy loss when compared to Monte-Carlo SPICE simulations. In addition, the proposed framework, keeps its efficiency when considering a full spectrum charge collections (more than 36X speedups compared to the most recently published similar work).
引用
下载
收藏
页码:291 / 305
页数:14
相关论文
共 50 条
  • [41] A Novel Gate Grading Approach for Soft Error Tolerance in Combinational Circuits
    Ansari, Mohammad Saeed
    Mahani, Ali
    Han, Jie
    Cockburn, Bruce F.
    2016 IEEE CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (CCECE), 2016,
  • [42] An efficient static algorithm for computing the soft error rates of combinational circuits
    Rao, Rajeev R.
    Chopra, Kaviraj
    Blaauw, David
    Sylvester, Dennis
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 162 - +
  • [43] An Effective Fanout-Based Method for Improving Error Propagation Probability Estimation in Combinational Circuits
    Esmaieli, Esfandiar
    Peiravi, Ali
    Sedaghat, Yasser
    IEEE ACCESS, 2024, 12 : 35172 - 35183
  • [44] An accurate and fast reliability analysis method for combinational circuits
    Zandevakili, Hamed
    Mahani, Ali
    Saneei, Mohsen
    COMPEL-THE INTERNATIONAL JOURNAL FOR COMPUTATION AND MATHEMATICS IN ELECTRICAL AND ELECTRONIC ENGINEERING, 2015, 34 (03) : 979 - 995
  • [45] Statistical Study of Nano-Scale VLSI Interconnect Crosstalk and Its Induced Power Estimation
    Mehri, Milad
    Sarvari, Reza
    Seyedolhosseini, Atefesadat
    2012 2ND IEEE CPMT SYMPOSIUM JAPAN, 2012,
  • [46] Impact of Technology Scaling on the Combinational Logic Soft Error Rate
    Mahatme, N. N.
    Gaspard, N. J.
    Assis, T.
    Jagannathan, S.
    Chatterjee, I.
    Loveless, T. D.
    Bhuva, B. L.
    Massengill, L. W.
    Wen, S. J.
    Wong, R.
    2014 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2014,
  • [47] A transition entropy area estimation method for combinational circuits
    Zhang, S
    Wang, NL
    Zhou, R
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 63 - 66
  • [48] A new method for power estimation and optimization of combinational circuits
    Aldeen, Ahmed Sammy
    Al-Asaad, Hussain
    2007 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2007, : 198 - +
  • [49] A Hybrid Method for Signal Probability Estimation with Combinational Circuits
    Chen, Chunhong
    Zhan, Suoyue
    2022 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2022, : 472 - 475
  • [50] Soft error rate analysis for sequential circuits
    Miskov-Zivanov, Natasa
    Marculescu, Diana
    2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 1436 - 1441