A Fast Statistical Soft Error Rate Estimation Method for Nano-scale Combinational Circuits

被引:0
|
作者
Mohsen Raji
Behnam Ghavami
机构
[1] Shiraz University,School of Electrical and Computer Engineering
[2] Shahid Bahonar University of Kerman,Department of Computer Engineering
[3] School of Computer Science,undefined
[4] Institute for Research in Fundamental Sciences (IPM),undefined
来源
关键词
Soft error rate; Soft error; Transient faults; Process variations; Statistical analysis;
D O I
暂无
中图分类号
学科分类号
摘要
Nano-scale digital integrated circuits are getting increasingly vulnerable to soft errors due to aggressive technology scaling. On the other hand, the impacts of process variations on characteristics of the circuits in nano era make statistical approaches as an unavoidable option for soft error rate estimation procedure. In this paper, we present a novel statistical Soft Error Rate estimation framework. The vulnerability of the circuits to soft errors is analyzed using a newly defined concept called Statistical Vulnerability Window (SVW). SVW is an inference of the necessary conditions for a Single Event Transient (SET) to cause observable errors in the given circuit. The SER is calculated using a probabilistic formulation based on the parameters of SVWs. Experimental results show that the proposed method provides considerable speedup (about 5 orders of magnitude) with less than 5 % accuracy loss when compared to Monte-Carlo SPICE simulations. In addition, the proposed framework, keeps its efficiency when considering a full spectrum charge collections (more than 36X speedups compared to the most recently published similar work).
引用
下载
收藏
页码:291 / 305
页数:14
相关论文
共 50 条
  • [21] Soft error generation analysis in combinational logic circuits
    丁潜
    汪玉
    罗嵘
    汪蕙
    杨华中
    Journal of Semiconductors, 2010, (09) : 141 - 146
  • [22] A Soft Error Tolerance Estimation Method for Sequential Circuits
    Yoshimura, Masayoshi
    Akamine, Yusuke
    Matsunaga, Yusuke
    2011 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT), 2011, : 268 - 276
  • [23] Accurate estimation of soft error rate (SER) in VLSI circuits
    Maheshwari, A
    Koren, I
    Burleson, W
    19TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2004, : 377 - 385
  • [24] Analytical approach for soft error rate estimation in digital circuits
    Asadi, G
    Tahoori, MB
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2991 - 2994
  • [25] A new method for fast statistical measurement of interfacial misfit strain around nano-scale semicoherent particles
    Song, Liang Liang
    Liu, Shaojun
    Mao, Xiaodong
    RSC ADVANCES, 2017, 7 (45): : 28506 - 28512
  • [26] Evaluating Soft Error Reliability of Combinational Circuits Using a Monte Carlo Based Method
    Farias, Clayton R.
    Schvittz, Rafael B.
    Balen, Tiago R.
    Butzen, Paulo F.
    2022 23RD IEEE LATIN-AMERICAN TEST SYMPOSIUM (LATS 2022), 2022,
  • [27] Soft Error Rate Reduction of Combinational Circuits Using Gate Sizing in the Presence of Process Variations
    Raji, Mohsen
    Ghavami, Behnam
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (01) : 247 - 260
  • [28] A fast and accurate delay dependent method for switching estimation of large combinational circuits
    Theoharis, S
    Theodoridis, G
    Soudris, D
    Goutis, C
    Thanailakis, A
    JOURNAL OF SYSTEMS ARCHITECTURE, 2002, 48 (4-5) : 113 - 124
  • [29] Dependability analysis of nano-scale FinFET circuits
    Wang, Feng
    Xie, Yuan
    Bernstein, Kerry
    Luo, Yan
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2006, : 399 - +
  • [30] A new statistical approach for glitch estimation in combinational circuits
    Sayed, Ahmed
    Al-Asaad, Hussain
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1641 - 1644