Built-in Test with Modified-Booth High-Speed Pipelined Multipliers and Dividers

被引:0
|
作者
Hao-Yung Lo
Hsiu-Feng Lin
Chichyang Chen
Jenshiuh Liu
Chia-Cheng Liu
机构
[1] Tsing Hua University,Department of Electrical Engineering
[2] Feng Chia University,Institute of Information Engineering
[3] Taichung,undefined
来源
关键词
BIST; computer arithmetic; division; polynomials; generator; multiplication; VLSI design;
D O I
暂无
中图分类号
学科分类号
摘要
An embedded test pattern generator scheme for large-operand (unlimited bit length) multiplier and divider is presented by employing a simple digital circuit. This scheme is based on the generation of cyclic code polynomials from a characterized polynomials generator G(X) and incorporated with Modified-Booth algorithm. Due to the advantages of the former, the hardware complexity is simple, and moreover, the multiplier and divider can share the same hardware with a small change of control lines. Due to the advantages of latter's schemes, the numbers of “sub/add” operations are reduced to one half of the multiplicand for the result of final product. Therefore, the proposed pipelined multipliers permit very high throughput for arbitrary value of digit size. Only full adders/subtractors and shift registers are used in the proposed multiplier and divider hardware. The input data of the multiplier/divider can be processed in parallel or in pipelined without considering carry/borrow delays during the operations. The speed of computation has therefore been greatly improved by approximately a factor of 2. Since most parts of the components can be used for both the multiplier and divider, with full adders replaced by subtractors for switching from a multiplier to a divider, the structure is therefore tremendously reduced. In addition, these function units are involved with cyclic code generators, so that they can be used as a built-in self-test (BIST).
引用
收藏
页码:245 / 269
页数:24
相关论文
共 50 条
  • [31] An effective built-in self-test scheme for parallel multipliers
    Gizopoulos, D
    Paschalis, A
    Zorian, Y
    IEEE TRANSACTIONS ON COMPUTERS, 1999, 48 (09) : 936 - 950
  • [32] Built-in self test of high speed analog-to-digital converters
    Santin, Edinei
    Oliveira, Luis B.
    Goes, Joao
    IEEE INSTRUMENTATION & MEASUREMENT MAGAZINE, 2019, 22 (06) : 4 - 10
  • [33] An Experimental and Numerical Study of the Thermal Issues of a High-speed Built-in Motor Spindle
    Huang, Yen-Hsiu
    Huang, Chi-Wen
    Chou, Yang-Deng
    Ho, Chih-Cherng
    Lee, Ming-Tsang
    SMART SCIENCE, 2016, 4 (03): : 160 - 166
  • [34] High-speed built-in-self-test design for DRAMs
    Worldwide Semiconductor, Manufacturing Corp, Hsinchu, Taiwan
    Int Symp VLSI Technol Syst Appl Proc, (50-53):
  • [35] Built-in Self-Test of Vector Matrix Multipliers on a Reconfigurable Device
    Natarajan, Aishwarya
    Hasler, Jennifer
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [36] At-speed Test of High-speed DUT using Built-off Test Interface
    Park, Joonsung
    Lee, Jae Wook
    Chung, Jaeyong
    Han, Kihyuk
    Abraham, Jacob A.
    Byun, Eonjo
    Woo, Cheol-Jong
    Oh, Sejang
    2010 19TH IEEE ASIAN TEST SYMPOSIUM (ATS 2010), 2010, : 269 - 274
  • [37] A 10-GHz Multi-purpose Reconfigurable Built-in Self-Test Circuit for High-Speed Links
    Lee, Myungguk
    Han, Seungho
    Sim, Jae-Yoon
    Park, Hong-June
    Kim, Byungsub
    2017 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2017, : 73 - 76
  • [38] A high-speed 32-channel CMOS VCSEL driver with built-in self-test and clock generation circuitry
    Kiamilev, FE
    Krishnamoorthy, AV
    IEEE JOURNAL OF SELECTED TOPICS IN QUANTUM ELECTRONICS, 1999, 5 (02) : 287 - 295
  • [39] A Half-Rate Built-In Self-Test for High-Speed Serial Interface using a PRBS Generator and Checker
    Bodha, Ram Ratnaker Reddy
    Sarafi, Sahar
    Kale, Ajinkya
    Koberle, Michael
    Sturm, Johannes
    2019 27TH AUSTROCHIP WORKSHOP ON MICROELECTRONICS (AUSTROCHIP), 2019, : 43 - 46
  • [40] High-speed 32-channel CMOS VCSEL driver with built-in self-test and clock generation circuitry
    Kiamilev, Fouad E.
    Krishnamoorthy, Ashok V.
    IEEE Journal on Selected Topics in Quantum Electronics, 5 (02): : 287 - 295