Built-in Test with Modified-Booth High-Speed Pipelined Multipliers and Dividers

被引:0
|
作者
Hao-Yung Lo
Hsiu-Feng Lin
Chichyang Chen
Jenshiuh Liu
Chia-Cheng Liu
机构
[1] Tsing Hua University,Department of Electrical Engineering
[2] Feng Chia University,Institute of Information Engineering
[3] Taichung,undefined
来源
关键词
BIST; computer arithmetic; division; polynomials; generator; multiplication; VLSI design;
D O I
暂无
中图分类号
学科分类号
摘要
An embedded test pattern generator scheme for large-operand (unlimited bit length) multiplier and divider is presented by employing a simple digital circuit. This scheme is based on the generation of cyclic code polynomials from a characterized polynomials generator G(X) and incorporated with Modified-Booth algorithm. Due to the advantages of the former, the hardware complexity is simple, and moreover, the multiplier and divider can share the same hardware with a small change of control lines. Due to the advantages of latter's schemes, the numbers of “sub/add” operations are reduced to one half of the multiplicand for the result of final product. Therefore, the proposed pipelined multipliers permit very high throughput for arbitrary value of digit size. Only full adders/subtractors and shift registers are used in the proposed multiplier and divider hardware. The input data of the multiplier/divider can be processed in parallel or in pipelined without considering carry/borrow delays during the operations. The speed of computation has therefore been greatly improved by approximately a factor of 2. Since most parts of the components can be used for both the multiplier and divider, with full adders replaced by subtractors for switching from a multiplier to a divider, the structure is therefore tremendously reduced. In addition, these function units are involved with cyclic code generators, so that they can be used as a built-in self-test (BIST).
引用
收藏
页码:245 / 269
页数:24
相关论文
共 50 条
  • [21] A Built-In Self-Test Circuit for Jitter Tolerance Measurement in High-Speed Wireline Receivers
    Park, Myeong-Jae
    Kim, Jaeha
    2014 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2014,
  • [22] AN APPROACH TO HIGH-SPEED BATCH CULTURE BY BUILT-IN ELECTRODIALYSIS CULTURE
    NOMURA, Y
    HAKKOKOGAKU KAISHI-JOURNAL OF THE SOCIETY OF FERMENTATION TECHNOLOGY, 1992, 70 (03): : 205 - 216
  • [23] A high-speed low-voltage built-in current sensor
    Huang, TC
    Huang, ML
    Lee, KJ
    IEEE INTERNATIONAL WORKSHOP ON IDDQ TESTING, DIGEST OF PAPERS, 1997, : 90 - 94
  • [24] Built-in self-test for high speed integrated circuits
    Jorczyk, U
    Daehn, W
    MICROELECTRONIC MANUFACTURING YIELD, RELIABILITY, AND FAILURE ANALYSIS II, 1996, 2874 : 162 - 172
  • [25] RAPID: Approximate Pipelined Soft Multipliers and Dividers for High Throughput and Energy Efficiency
    Ebrahimi, Zahra
    Zaid, Muhammad
    Wijtvliet, Mark
    Kumar, Akash
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (03) : 712 - 725
  • [26] Built-In Self-Test Circuits for High-Speed JESD204B Transceiver Controller
    Yin, Peng
    Zeng, Xiaoping
    Tang, Fang
    2021 12TH INTERNATIONAL SYMPOSIUM ON ADVANCED TOPICS IN ELECTRICAL ENGINEERING (ATEE), 2021,
  • [27] An all-digital built-in self-test for high-speed phase-locked loops
    Kim, SW
    Soma, M
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2001, 48 (02) : 141 - 150
  • [28] A Low Cost Built-In Self-Test Circuit for High-Speed Source Synchronous Memory Interfaces
    Kim, Hyunjin
    Abraham, Jacob A.
    2010 19TH IEEE ASIAN TEST SYMPOSIUM (ATS 2010), 2010, : 123 - 128
  • [29] Built-in self-test for low-voltage high-speed analog-to-digital converters
    Wibbenmeyer, Jason
    Chen, Chien-In Henry
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2007, 56 (06) : 2748 - 2756
  • [30] A differential built-in current sensor design for high-speed IDDQ testing
    Hurst, JP
    Singh, AD
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (01) : 122 - 125