Polyphase Filter Approach for High Performance, FPGA-Based Quadrature Demodulation

被引:0
|
作者
J.M.P. Langlois
D. Al-Khalili
R.J. Inkol
机构
[1] Royal Military College of Canada,Department of Electrical and Computer Engineering
[2] National Defence,Electronic Warfare Section, Defense Research Establishment Ottawa
关键词
quadrature demodulation; digital down conversion; polyphase filtering; field programmable gate arrays; digital filtering;
D O I
暂无
中图分类号
学科分类号
摘要
The polyphase filter approach to quadrature demodulation is shown to be well suited for the implementation of purpose-designed wide bandwidth digital quadrature demodulators. The duplicated polyphase filter approach is introduced, as a way to increase the maximum allowable input signal bandwidth for a given implementation technology. Other algorithmic and architectural considerations specifically applicable to the realization of digital filters in low-cost Field-Programmable Gate Array (FPGA) technology are discussed. A design example suitable for processing input signals centered on an intermediate frequency of 160 MHz with a bandwidth of ∼45 MHz is presented. This design occupies 83% of the Configurable Logic Blocks (CLBs) in a low-cost Xilinx X4010E-3 FPGA. Additional techniques for further performance optimization are presented.
引用
收藏
页码:237 / 254
页数:17
相关论文
共 50 条
  • [41] High Performance FPGA-based Implementation of a Parallel Multiplier-Accumulator
    Cieplucha, Marek
    MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, MIXDES 2013, 2013, : 485 - 489
  • [42] High-Performance Reconfigurable Pipeline Implementation for FPGA-Based SmartNIC
    Song, Xiaoyong
    Lu, Rui
    Guo, Zhichuan
    MICROMACHINES, 2024, 15 (04)
  • [43] High-Performance FPGA-based Accelerator for Bayesian Neural Networks
    Fan, Hongxiang
    Ferianc, Martin
    Rodrigues, Miguel
    Zhou, Hongyu
    Niu, Xinyu
    Luk, Wayne
    2021 58TH ACM/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2021, : 1063 - 1068
  • [44] An FPGA-Based Web Server for High Performance Biological Sequence Alignment
    Liu, Ying
    Benkrid, Khaled
    Benkrid, AbdSamad
    Kasap, Server
    PROCEEDINGS OF THE 2009 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, 2009, : 361 - +
  • [45] FPGA-based Baseband Solution for High Performance Industrial Wireless Communication
    Hao, M.
    Karsthof, L.
    Rust, J.
    Demel, J.
    Bockelmann, C.
    Dekorsy, A.
    Al Houry, A.
    Mackenthun, F.
    St Paul
    2018 IEEE 23RD INTERNATIONAL CONFERENCE ON DIGITAL SIGNAL PROCESSING (DSP), 2018,
  • [46] High Performance FPGA-based Scatter/Gather DMA Interface for PC
    Kavianipour, Hossein
    Bohm, Christian
    2012 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE RECORD (NSS/MIC), 2012, : 1517 - 1520
  • [47] An FPGA-Based High-Performance Stateful Packet Processing Method
    Lu, Rui
    Guo, Zhichuan
    MICROMACHINES, 2023, 14 (11)
  • [48] A High-Performance, Pipelined, FPGA-Based Genetic Algorithm Machine
    Barry Shackleford
    Greg Snider
    Richard J. Carter
    Etsuko Okushi
    Mitsuhiro Yasuda
    Katsuhiko Seo
    Hiroto Yasuura
    Genetic Programming and Evolvable Machines, 2001, 2 (1) : 33 - 60
  • [49] High performance implementation of an FPGA-based sequential DT-CNN
    Javier Martinez-Alvarez, J.
    Javier Garrigos-Guerrero, F.
    Javier Toledo-Moreo, F.
    Manuel Ferrandez-Vicente, J.
    NATURE INSPIRED PROBLEM-SOLVING METHODS IN KNOWLEDGE ENGINEERING, PT 2, PROCEEDINGS, 2007, 4528 : 1 - +
  • [50] A High-Performance FPGA-Based Depthwise Separable Convolution Accelerator
    Huang, Jiye
    Liu, Xin
    Guo, Tongdong
    Zhao, Zhijin
    ELECTRONICS, 2023, 12 (07)