Polyphase Filter Approach for High Performance, FPGA-Based Quadrature Demodulation

被引:0
|
作者
J.M.P. Langlois
D. Al-Khalili
R.J. Inkol
机构
[1] Royal Military College of Canada,Department of Electrical and Computer Engineering
[2] National Defence,Electronic Warfare Section, Defense Research Establishment Ottawa
关键词
quadrature demodulation; digital down conversion; polyphase filtering; field programmable gate arrays; digital filtering;
D O I
暂无
中图分类号
学科分类号
摘要
The polyphase filter approach to quadrature demodulation is shown to be well suited for the implementation of purpose-designed wide bandwidth digital quadrature demodulators. The duplicated polyphase filter approach is introduced, as a way to increase the maximum allowable input signal bandwidth for a given implementation technology. Other algorithmic and architectural considerations specifically applicable to the realization of digital filters in low-cost Field-Programmable Gate Array (FPGA) technology are discussed. A design example suitable for processing input signals centered on an intermediate frequency of 160 MHz with a bandwidth of ∼45 MHz is presented. This design occupies 83% of the Configurable Logic Blocks (CLBs) in a low-cost Xilinx X4010E-3 FPGA. Additional techniques for further performance optimization are presented.
引用
收藏
页码:237 / 254
页数:17
相关论文
共 50 条
  • [21] Broadband DDC Based on Polyphase Filter and Its FPGA Implementation
    Liu, Tong
    Han, Jiayu
    Li, Zhigang
    2016 IEEE INTERNATIONAL CONFERENCE ON ELECTRONIC INFORMATION AND COMMUNICATION TECHNOLOGY ICEICT 2016 PROCEEDINGS, 2016, : 170 - 173
  • [22] A High-performance FPGA-based Accelerator for Gradient Compression
    Ren, Qingqing
    Zhu, Shuyong
    Meng, Xuying
    Zhang, Yujun
    DCC 2022: 2022 DATA COMPRESSION CONFERENCE (DCC), 2022, : 429 - 438
  • [23] High-performance FPGA-based general reduction methods
    Morris, GR
    Zhuo, L
    Prasanna, VK
    FCCM 2005: 13TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2005, : 323 - 324
  • [24] High performance computing engines for the FPGA-based simulation of the ULM
    Ould-Bachir, Tarek
    Chalangar, Hossein
    Sheshyekani, Keyhan
    Mahseredjian, Jean
    ELECTRIC POWER SYSTEMS RESEARCH, 2021, 190
  • [25] High Performance FPGA-based Post Quantum Cryptography Implementations
    Ni, Ziying
    Khalid, Ayesha
    O'Neill, Maire
    2022 32ND INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, FPL, 2022, : 456 - 457
  • [26] High level performance metrics for FPGA-based multiprocessor systems
    Beltran, Marta
    Guzman, Antonio
    Sevillano, Fernando
    PERFORMANCE EVALUATION, 2010, 67 (06) : 417 - 431
  • [27] FPGA-Based High-Performance Network Impairment Emulator
    Duan, Dexuan
    Wang, Xinshuo
    Li, Lin
    Liu, Lei
    ELECTRONICS, 2024, 13 (24):
  • [28] FPGA-Based Hardware Implementation of Homodyne Demodulation for Optical Fiber Sensors
    Jimenez, Abimael
    Sauceda, Angel
    Munoz, Antonio
    Duarte, Jose
    Mireles Jr, Jose
    PHOTONICS, 2023, 10 (03)
  • [29] Demodulation methods on fully FPGA-based system for resolver signals treatment
    Bouallaga, Kamel
    Idkhajine, Lahoucine
    Prata, Antonio
    Monmasson, Eric
    2007 EUROPEAN CONFERENCE ON POWER ELECTRONICS AND APPLICATIONS, VOLS 1-10, 2007, : 1899 - +
  • [30] Efficient FPGA-based QPSK demodulation loops: Application to the DVB standard
    Cardells-Tormo, R
    Valls-Coquillat, J
    Almenar-Terre, V
    Torres-Carot, V
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS: RECONFIGURABLE COMPUTING IS GOING MAINSTREAM, 2002, 2438 : 102 - 111