Polyphase Filter Approach for High Performance, FPGA-Based Quadrature Demodulation

被引:0
|
作者
J.M.P. Langlois
D. Al-Khalili
R.J. Inkol
机构
[1] Royal Military College of Canada,Department of Electrical and Computer Engineering
[2] National Defence,Electronic Warfare Section, Defense Research Establishment Ottawa
关键词
quadrature demodulation; digital down conversion; polyphase filtering; field programmable gate arrays; digital filtering;
D O I
暂无
中图分类号
学科分类号
摘要
The polyphase filter approach to quadrature demodulation is shown to be well suited for the implementation of purpose-designed wide bandwidth digital quadrature demodulators. The duplicated polyphase filter approach is introduced, as a way to increase the maximum allowable input signal bandwidth for a given implementation technology. Other algorithmic and architectural considerations specifically applicable to the realization of digital filters in low-cost Field-Programmable Gate Array (FPGA) technology are discussed. A design example suitable for processing input signals centered on an intermediate frequency of 160 MHz with a bandwidth of ∼45 MHz is presented. This design occupies 83% of the Configurable Logic Blocks (CLBs) in a low-cost Xilinx X4010E-3 FPGA. Additional techniques for further performance optimization are presented.
引用
收藏
页码:237 / 254
页数:17
相关论文
共 50 条
  • [31] Assessing Application Performance in Degraded Network Environments: An FPGA-Based Approach
    Ivanovici, Mihai
    Beuran, Razvan
    Davies, Neil
    COMMUNICATION PROCESS ARCHITECTURES 2005, 2005, 63 : 385 - 395
  • [32] Real-time sensing approach for optical frequency domain reflectometry using an FPGA-based high-speed demodulation algorithm
    Wang, Haomao
    Zhai, Tong
    Wang, Yifan
    Liu, Youze
    Zhou, Rui
    Peng, Xin
    Zhang, Zhiguo
    OPTICS EXPRESS, 2024, 32 (19): : 33247 - 33261
  • [33] FPGA-based Digital Filter Design for Biomedical Signal
    Ozpolat, Erman
    Karakaya, Baris
    Kaya, Turgay
    Gulten, Arif
    2016 XII INTERNATIONAL CONFERENCE ON PERSPECTIVE TECHNOLOGIES AND METHODS IN MEMS DESIGN (MEMSTECH), 2016, : 70 - 73
  • [34] A Modular FPGA-based Implementation of the Unscented Kalman Filter
    Soh, Jeremy
    Wu, Xiaofeng
    2014 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS (AHS), 2014, : 127 - 134
  • [35] An FPGA-Based Implementation of Variable Fractional Delay Filter
    Nithirochananont, Ussanai
    Chivapreecha, Sorawat
    Dejhan, Kobchai
    CSPA: 2009 5TH INTERNATIONAL COLLOQUIUM ON SIGNAL PROCESSING AND ITS APPLICATIONS, PROCEEDINGS, 2009, : 104 - 107
  • [36] FPGA-Based Unscented Kalman Filter for Target Tracking
    AlShabi, Mohammad
    Bonny, Talal
    SIGNAL PROCESSING, SENSOR/INFORMATION FUSION, AND TARGET RECOGNITION XXXI, 2022, 12122
  • [37] A High Performance FPGA-Based Sorting Accelerator with a Data Compression Mechanism
    Kobayashi, Ryohei
    Kise, Kenji
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2017, E100D (05) : 1003 - 1015
  • [38] A High Performance NIDS using FPGA-based Regular Expression Matching
    Lee, Janghaeng
    Hwang, Sung Ho
    Park, Neungsoo
    Lee, Seong-Won
    Jun, SungIk
    Kim, Young Soo
    APPLIED COMPUTING 2007, VOL 1 AND 2, 2007, : 1187 - +
  • [39] Efficient and high performance FPGA-based rectification architecture for stereo vision
    Zicari, Paolo
    MICROPROCESSORS AND MICROSYSTEMS, 2013, 37 (08) : 1144 - 1154
  • [40] A High-Performance FPGA-Based Implementation of the LZSS Compression Algorithm
    Shcherbakov, Ivan
    Weis, Christian
    Wehn, Norbert
    2012 IEEE 26TH INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM WORKSHOPS & PHD FORUM (IPDPSW), 2012, : 449 - 453