Layout-Specific Circuit Evaluation in 3-D Integrated Circuits

被引:0
|
作者
Syed M. Alam
Donald E. Troxel
Carl V. Thompson
机构
[1] MIT,Microsystems Technology Laboratories
关键词
3-D integrated circuits; layout methodology; IC performance comparison; FPGA; reliability;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, we describe a comprehensive layout methodology for bonded three-dimensional integrated circuits (3D ICs). In bonded 3D integration technology, parts of a circuit are fabricated on different wafers, and then, the wafers are bonded with a glue layer of Cu or polymer based adhesive. Using our layout methodology, designers can layout such 3D circuits with necessary information on inter-wafer via/contact and orientation of each wafer embedded in the layout. We have implemented the layout methodology in 3DMagic. Availability of 3DMagic has led to interesting research with a wide range of layout-specific circuit evaluation, from performance comparison of 2D and 3D circuits to layout-specific reliability analyses in 3D circuits. Using 3DMagic, researchers have designed and simulated an 8-bit encryption processor mapped into 2D and 3D FPGA layouts. Moreover, the layout methodology is an essential element of our ongoing research for the framework of a novel Reliability Computer Aided Design tool, ERNI-3D.
引用
收藏
页码:199 / 206
页数:7
相关论文
共 50 条
  • [1] Layout-specific circuit evaluation in 3-D integrated circuits
    Alam, SM
    Troxel, DE
    Thompson, CV
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2003, 35 (2-3) : 199 - 205
  • [3] A comprehensive layout methodology and layout-specific circuit analyses for three-dimensional integrated circuits
    Alam, SM
    Troxel, DE
    Thompson, CV
    [J]. PROCEEDING OF THE 2002 3RD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2002, : 246 - 251
  • [4] Power Supply Voltage Detection and Clamping Circuit for 3-D Integrated Circuits
    Pathak, Divya
    Savidis, Ioannis
    [J]. 2014 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2014,
  • [5] Variability in 3-D Integrated Circuits
    Akopyan, Filipp
    Otero, Carlos Tadeo Ortega
    Fang, David
    Jackson, Sandra J.
    Manohar, Rajit
    [J]. PROCEEDINGS OF THE IEEE 2008 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2008, : 659 - 662
  • [6] Waveguide 3-D optical integrated circuits
    Gigailenko, MA
    Kamenev, NN
    Nalivaiko, VI
    Tverdokhleb, PE
    [J]. 3RD INTERNATIONAL CONFERENCE ON OPTICAL INFORMATION PROCESSING, 1999, 3900 : 187 - 192
  • [7] Design tools for 3-D integrated circuits
    Das, S
    Chandrakasan, A
    Reif, R
    [J]. ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 53 - 56
  • [8] WireFET technology for 3-D integrated circuits
    Varadarajan, Vidya
    Yasuda, Yuri
    Balasubramanian, Srirarn
    Liu, Tsu-Jae King
    [J]. 2006 INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2006, : 831 - +
  • [9] 3D Integrated Circuits Layout Optimization Game
    Grzesiak-Kopec, Katarzyna
    Nowak, Leszek
    Ogorzalek, Maciej
    [J]. ARTIFICIAL INTELLIGENCE AND SOFT COMPUTING, ICAISC 2017, PT II, 2017, 10246 : 444 - 453
  • [10] THERMAL OPTIMIZATION OF A 3-D INTEGRATED CIRCUIT
    Wang, Kang-Jia
    Hua, Chu-Xia
    Liang, Yan-Hong
    [J]. THERMAL SCIENCE, 2020, 24 (04): : 2615 - 2620