Surface Potential and Drain Current 2D Analytical Modeling of Low Power Double Gate Tunnel FET

被引:0
|
作者
Dhruv Garg
Girish Wadhwa
Shailendra Singh
Ashish Raman
Balwinder Raj
机构
[1] NIT Jalandhar,Nanoelectronics Research Lab, Department of ECE
[2] National Institute of Technical Teachers Training and Research Chandigarh,undefined
关键词
Tunnel FET; Analytical model; Band gap widening; Cardinal elements; Dual modulation effects;
D O I
暂无
中图分类号
学科分类号
摘要
This submitted work presents the 2-dimensional analytical modeling of Tunnel FET’s in consideration with the inherent properties of dual modulation effect. This effect explains the concept of regulating both gate and also the drain terminal biasing voltage on device surface potential and hence on the tunneling drain current model, which uses the device surface potential modeling as basis of deriving the TFET current model. The model is developed using basic 2-D Poisson’s equation. This analytical model embraces both the biasing voltage effect at gate and drain terminal respectively. The results procured from the submitted work are in perfect agreement with TCAD simulations results and depletion width of various regions defined in TFET is accurate and can also be explained theoretically.
引用
收藏
页码:764 / 773
页数:9
相关论文
共 50 条
  • [1] Surface Potential and Drain Current 2D Analytical Modeling of Low Power Double Gate Tunnel FET
    Garg, Dhruv
    Wadhwa, Girish
    Singh, Shailendra
    Raman, Ashish
    Raj, Balwinder
    TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2021, 22 (06) : 764 - 773
  • [2] Analytical Drain Current Model for Super-Threshold Region of Double Gate Tunnel FET
    Chowdhury, Joy
    Sarkar, Angsuman
    Mahapatra, Kamalakanta
    Das, J. K.
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2020), 2020, : 414 - 417
  • [3] Analytical Drain Current Modeling of The Double-Gate Tunnel-FETs
    Naseri, Banafshe
    Hosseini, Ebrahim
    2020 28TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2020,
  • [4] Physical and analytical modeling of drain current of double-gate heterostructure tunnel FETs
    Keighobadi, D.
    Mohammadi, S.
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2019, 34 (01)
  • [5] Analytical Surface Potential and Drain Current Models of Dual-Metal-Gate Double-Gate Tunnel-FETs
    Prabhat, Vishwa
    Dutta, Aloke K.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (05) : 2190 - 2196
  • [6] Tunneling Path based Analytical Drain Current Model for Double Gate Tunnel FET (DG-TFET)
    Sahoo, S.
    Panda, S.
    Mishra, G. P.
    Dash, S.
    2016 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ELECTRICAL ELECTRONICS & SUSTAINABLE ENERGY SYSTEMS (ICETEESES), 2016, : 337 - 341
  • [7] Analytical Drain Current Modeling of Double-Gate Tunnel Field-Effect Transistors
    Pal, Arnab
    Dutta, Aloke K.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (08) : 3213 - 3221
  • [8] Performance assessment of a double gate work function engineered doped Tunnel FET based on 2D surface potential model
    Bose, Ria
    Roy, J. N.
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES KOLKATA CONFERENCE (IEEE EDKCON), 2018, : 529 - 534
  • [9] Compact 2D modeling and drain current performance analysis of a work function engineered double gate tunnel field effect transistor
    Saheli Sarkhel
    Navjeet Bagga
    Subir Kumar Sarkar
    Journal of Computational Electronics, 2016, 15 : 104 - 114
  • [10] Compact 2D modeling and drain current performance analysis of a work function engineered double gate tunnel field effect transistor
    Sarkhel, Saheli
    Bagga, Navjeet
    Sarkar, Subir Kumar
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2016, 15 (01) : 104 - 114