Surface Potential and Drain Current 2D Analytical Modeling of Low Power Double Gate Tunnel FET

被引:0
|
作者
Dhruv Garg
Girish Wadhwa
Shailendra Singh
Ashish Raman
Balwinder Raj
机构
[1] NIT Jalandhar,Nanoelectronics Research Lab, Department of ECE
[2] National Institute of Technical Teachers Training and Research Chandigarh,undefined
关键词
Tunnel FET; Analytical model; Band gap widening; Cardinal elements; Dual modulation effects;
D O I
暂无
中图分类号
学科分类号
摘要
This submitted work presents the 2-dimensional analytical modeling of Tunnel FET’s in consideration with the inherent properties of dual modulation effect. This effect explains the concept of regulating both gate and also the drain terminal biasing voltage on device surface potential and hence on the tunneling drain current model, which uses the device surface potential modeling as basis of deriving the TFET current model. The model is developed using basic 2-D Poisson’s equation. This analytical model embraces both the biasing voltage effect at gate and drain terminal respectively. The results procured from the submitted work are in perfect agreement with TCAD simulations results and depletion width of various regions defined in TFET is accurate and can also be explained theoretically.
引用
收藏
页码:764 / 773
页数:9
相关论文
共 50 条
  • [11] A new analytical drain current model of cylindrical gate silicon tunnel FET with source δ-doping
    Dash, Sidhartha
    Jena, Biswajit
    Mishra, Guru Prasad
    SUPERLATTICES AND MICROSTRUCTURES, 2016, 97 : 231 - 241
  • [12] Analytical modeling of drain current for DG-Graphene Nanoribbon Vertical Tunnel FET
    Zohmingliana
    Choudhuri, Bijit
    Bhowmick, Brinda
    MICROELECTRONICS JOURNAL, 2024, 147
  • [13] A new 2 D mathematical modeling of surrounding gate triple material tunnel FET using halo engineering for enhanced drain current
    Vanitha, P.
    Samuel, T. S. Arun
    Nirmal, D.
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2019, 99 : 34 - 39
  • [14] Two-dimensional analytical modeling of the surface potential and drain current of a double-gate vertical t-shaped tunnel field-effect transistor
    Singh, Shailendra
    Raj, Balwinder
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2020, 19 (03) : 1154 - 1163
  • [15] Two-dimensional analytical modeling of the surface potential and drain current of a double-gate vertical t-shaped tunnel field-effect transistor
    Shailendra Singh
    Balwinder Raj
    Journal of Computational Electronics, 2020, 19 : 1154 - 1163
  • [16] Analytical modeling of surface potential, capacitance and drain current of heterojunction TFET
    Sarabjeet Kaur
    Ashish Raman
    Rakesh Kumar Sarin
    Applied Physics A, 2020, 126
  • [17] Analytical modeling of surface potential, capacitance and drain current of heterojunction TFET
    Kaur, Sarabjeet
    Raman, Ashish
    Sarin, Rakesh Kumar
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2020, 126 (10):
  • [18] A surface potential based drain current model for asymmetric double gate MOSFETs
    Dutta, Pradipta
    Syamal, Binit
    Mohankumar, N.
    Sarkar, C. K.
    SOLID-STATE ELECTRONICS, 2011, 56 (01) : 148 - 154
  • [19] Improved Analytical Potential Modeling in Double-Gate Tunnel-FETs
    Graef, Michael
    Holtij, Thomas
    Hain, Franziska
    Kloes, Alexander
    Iniguez, Benjamin
    2014 PROCEEDINGS OF THE 21ST INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS & SYSTEMS (MIXDES), 2014, : 49 - 53
  • [20] Using Low-k Oxide for Reduction of Leakage Current in Double Gate Tunnel FET
    Vadizadeh, Mahdi
    Fathipour, Morteza
    ULIS 2009: 10TH INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION OF SILICON, 2009, : 301 - 304