Surface Potential and Drain Current 2D Analytical Modeling of Low Power Double Gate Tunnel FET

被引:0
|
作者
Dhruv Garg
Girish Wadhwa
Shailendra Singh
Ashish Raman
Balwinder Raj
机构
[1] NIT Jalandhar,Nanoelectronics Research Lab, Department of ECE
[2] National Institute of Technical Teachers Training and Research Chandigarh,undefined
关键词
Tunnel FET; Analytical model; Band gap widening; Cardinal elements; Dual modulation effects;
D O I
暂无
中图分类号
学科分类号
摘要
This submitted work presents the 2-dimensional analytical modeling of Tunnel FET’s in consideration with the inherent properties of dual modulation effect. This effect explains the concept of regulating both gate and also the drain terminal biasing voltage on device surface potential and hence on the tunneling drain current model, which uses the device surface potential modeling as basis of deriving the TFET current model. The model is developed using basic 2-D Poisson’s equation. This analytical model embraces both the biasing voltage effect at gate and drain terminal respectively. The results procured from the submitted work are in perfect agreement with TCAD simulations results and depletion width of various regions defined in TFET is accurate and can also be explained theoretically.
引用
收藏
页码:764 / 773
页数:9
相关论文
共 50 条
  • [31] Surface Potential and Drain Current Analytical Model of Gate All Around Triple Metal TFET
    Bagga, Navjeet
    Dasgupta, Sudeb
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (02) : 606 - 613
  • [32] Analytical modeling of the suspended-gate FET and design insights for low-power logic
    Akarvardar, Kerem
    Eggimann, Christoph
    Tsamados, Dirnitrios
    Chauhan, Yogesh Singh
    Wan, Gordon C.
    Lonescu, Adrian Mihai
    Howe, Roger T.
    Wong, H. -S. Philip
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (01) : 48 - 59
  • [33] 2D Transconductance to Drain Current Ratio Modeling of Dual Material Surrounding Gate Nanoscale SOI MOSFETs
    Balamurugan, N. B.
    Sankaranarayanan, K.
    John, M. Fathima
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2009, 9 (02) : 110 - 116
  • [34] A two-dimensional (2D) analytical surface potential and subthreshold current model for the underlap dual-material double-gate (DMDG) FinFET
    Vadthiya Narendar
    Saurabh Rai
    Siddharth Tiwari
    Journal of Computational Electronics, 2016, 15 : 1316 - 1325
  • [35] A two-dimensional (2D) analytical surface potential and subthreshold current model for the underlap dual-material double-gate (DMDG) FinFET
    Narendar, Vadthiya
    Rai, Saurabh
    Tiwari, Siddharth
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2016, 15 (04) : 1316 - 1325
  • [36] Modeling and Simulation Based Investigation of Triple Material Surrounding Gate Tunnel FET for Low Power Application
    M. Suguna
    R. Kaveri
    V. A. Nithya Sree
    M. Hemalatha
    N. B. Balamurugan
    Silicon, 2022, 14 : 2363 - 2371
  • [37] Modeling and Simulation Based Investigation of Triple Material Surrounding Gate Tunnel FET for Low Power Application
    Suguna, M.
    Kaveri, R.
    Sree, V. A. Nithya
    Hemalatha, M.
    Balamurugan, N. B.
    SILICON, 2022, 14 (05) : 2363 - 2371
  • [38] Analytical Modeling of Surface-Potential and Drain Current in AlGaAs/GaAs HEMT Devices
    Khandelwal, S.
    Yigletu, F. M.
    Iniguez, B.
    Fjeldly, T. A.
    PROCEEDINGS OF THE 2012 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2012, : 183 - 185
  • [39] Surface potential calculation and drain current model for junctionless double-gate polysilicon TFTs
    Deng, W.
    Ma, X.
    Huang, J.
    AIP ADVANCES, 2014, 4 (08):
  • [40] A 2-D Analytical Model for Double-Gate Tunnel FETs
    Gholizadeh, Mahdi
    Hosseini, Seyed Ebrahim
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (05) : 1494 - 1500