Transaction-level modeling for architectural and power analysis of PowerPC and CoreConnect-based systems

被引:0
|
作者
Nagu Dhanwada
Reinaldo A. Bergamaschi
William W. Dungan
Indira Nair
Paul Gramann
William E. Dougherty
Ing-Chao Lin
机构
[1] IBM EDA Laboratory,Department of Computer Science
[2] IBM T. J. Watson Research Center,undefined
[3] IBM STG,undefined
[4] Pennsylvania State University,undefined
来源
关键词
SystemC; Transaction level modeling; Architecture modeling; Power analysis; PowerPC; CoreConnect;
D O I
暂无
中图分类号
学科分类号
摘要
Transaction-Level models have emerged as an efficient way of modeling systems-on-chip, with acceptable simulation speed and modeling accuracy. Nevertheless, the high complexity of current architectures and bus protocols make it very challenging to develop and verify such models. This paper presents the transaction-level models developed at IBM for PowerPC and CoreConnect-based systems. These models can be simulated in a SystemC environment for functional verification and power estimation. Detailed transaction-based power models were developed. Comparisons between the simulated models and real hardware resulted in errors below 15% in timing accuracy, and below 11% in power estimation compared against gate-level power. These results demonstrate the efficiency of our transaction-level models for early analysis and design space exploration.
引用
收藏
页码:105 / 125
页数:20
相关论文
共 50 条
  • [41] An MA-MRR model for transaction-level analysis of high-frequency trading processes
    Zhang, Qiang
    Lu, Zudi
    Liu, Shancun
    Yang, Haijun
    Pan, Jingrui
    JOURNAL OF MANAGEMENT SCIENCE AND ENGINEERING, 2024, 9 (01) : 53 - 61
  • [42] Power analysis methods in architectural level
    Li, Jia
    Xu, Yong-Jun
    Li, Xiao-Wei
    Wang, Xin-Ping
    Xitong Fangzhen Xuebao / Journal of System Simulation, 2004, 16 (12): : 2821 - 2824
  • [43] Systematic transaction level modeling of embedded systems with SystemC
    Klingauf, W
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 566 - 567
  • [44] Cycle-accurate verification of AHB-based RTL IP with transaction-level system environment
    Shim, Heejun
    Lee, Sang-Heon
    Woo, Yun-Sik
    Chung, Moo-Kyoung
    Lee, Jae-Gon
    Kyung, Chong-Min
    2006 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2006, : 135 - +
  • [45] Power estimation for intellectual property-based digital systems at the architectural level
    Durrani, Yaseer Arafat
    Riesgo, Teresa
    JOURNAL OF KING SAUD UNIVERSITY-COMPUTER AND INFORMATION SCIENCES, 2014, 26 (03) : 287 - 295
  • [46] Timing specification in Transaction Level Modeling of hardware/software systems
    Tsikhanovich, A.
    Aboulhamidl, E. M.
    Bois, G.
    2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 210 - +
  • [47] System Structure Template based Transaction Level Modeling
    Wang, Dawei
    Ye, Yingde
    Li, Sikun
    2011 CHINESE CONTROL AND DECISION CONFERENCE, VOLS 1-6, 2011, : 566 - +
  • [48] Validation of an architectural level power analysis technique
    Chen, RY
    Owens, RM
    Irwin, MJ
    Bajwa, RS
    1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 1998, : 242 - 245
  • [49] Exporter's Productivity and the Cash-In-Advance Payment: Transaction-Level Analysis of Turkish Textile and Clothing Exports
    Turkcan, Kemal
    Yoshida, Yushi
    Yoshimi, Taiyo
    OPEN ECONOMIES REVIEW, 2025, 36 (01) : 221 - 242
  • [50] Exporter’s Productivity and the Cash-In-Advance Payment: Transaction-Level Analysis of Turkish Textile and Clothing ExportsExporter’s Productivity and the Cash-In-Advance Payment: Transaction-Level Analysis of Turkish Textile and Clothing ExportsK. Türkcan et al.
    Kemal Türkcan
    Yushi Yoshida
    Taiyo Yoshimi
    Open Economies Review, 2025, 36 (1) : 221 - 242