System Structure Template based Transaction Level Modeling

被引:0
|
作者
Wang, Dawei [1 ]
Ye, Yingde [1 ]
Li, Sikun [2 ]
机构
[1] China Aerodynam Res & Dev Ctr, Mianyang, Peoples R China
[2] Natl Univ Def Technol, Comp Sci & Technol, Changsha, Hunan, Peoples R China
关键词
System-on-Chips; Electric System Level Design; Transaction Level modeling; Architecture Template;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In the field of SoC hardware/software co-design and electric system level design, architecture modeling is the basis-of SoC high level mapping. This paper considers a novel transaction level modeling approach for various SoC architectures and design purpose. A system structure template based transaction level modeling approach is proposed to support template-level design reuse. The approach builds some typical system structure templates such as system function template (SFT) and architecture template(AT), which can customize architectures according to specific application purpose. Experiments results from JPEG encoder applications show that the SST approach can improve the quality and efficiency of SoC design greatly.
引用
收藏
页码:566 / +
页数:2
相关论文
共 50 条
  • [1] An architecture template based SoC transaction level modeling and simulation method
    Li, Sikun
    Wang, Dawei
    Zhao, Peng
    7TH INTERNATIONAL CONFERENCE ON COMPUTER-AIDED INDUSTRIAL DESIGN & CONCEPTUAL DESIGN, 2006, : 362 - +
  • [2] System prototyping based on SystemC transaction-level modeling
    Liang, Liang
    Zhou, Bo
    Zhou, Xue-Gong
    Peng, Cheng-Lian
    FIRST INTERNATIONAL MULTI-SYMPOSIUMS ON COMPUTER AND COMPUTATIONAL SCIENCES (IMSCCS 2006), PROCEEDINGS, VOL 2, 2006, : 764 - +
  • [3] Transaction level modeling of IEEE 802.11 system
    Lee, J
    Park, SC
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 3978 - 3981
  • [4] Survey on transaction level modeling for system-on-chip design
    Department of Computer Science and Technology, Tsinghua University, Beijing 100084, China
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao, 2007, 11 (1365-1372):
  • [5] Transaction Level Modeling for Early Verification on Embedded System Design
    Abdurohman, Maman
    Kuspriyanto
    Sutikno, Sarwono
    Sasongko, Arif
    PROCEEDINGS OF THE 8TH IEEE/ACIS INTERNATIONAL CONFERENCE ON COMPUTER AND INFORMATION SCIENCE, 2009, : 277 - +
  • [6] System design for DSP applications in transaction level modeling paradigm
    Deb, AK
    Jantsch, A
    Öberg, J
    41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, : 466 - 471
  • [7] Analog Transaction Level Modeling
    Rath, Alexander W.
    Esen, Volkan
    Ecker, Wolfgang
    2011 IEEE INTERNATIONAL HIGH LEVEL DESIGN VALIDATION AND TEST WORKSHOP (HLDVT), 2011, : 82 - 82
  • [8] Transaction level modeling: An overview
    Cai, LK
    Gajski, D
    CODES(PLUS)ISSS 2003: FIRST IEEE/ACM/IFIP INTERNATIONAL CONFERENCE ON HARDWARE/SOFTWARE CODESIGN & SYSTEM SYNTHESIS, 2003, : 19 - 24
  • [9] Transaction level modeling of NoC based multi-processor architecture for wireless communication system
    Yoon, Sung-Rok
    Park, Sin-Chong
    2006 ASIA-PACIFIC CONFERENCE ON COMMUNICATION, VOLS 1 AND 2, 2006, : 694 - 697
  • [10] Modeling Cache Effects at the Transaction Level
    Pedram, Ardavan
    Craven, David
    Gerstlauer, Andreas
    ANALYSIS, ARCHITECTURES AND MODELLING OF EMBEDDED SYSTEMS, 2009, 310 : 89 - 101