Transaction level modeling of NoC based multi-processor architecture for wireless communication system

被引:0
|
作者
Yoon, Sung-Rok
Park, Sin-Chong
机构
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
NoC based multi-processor architecture is a solution to satisfy the demand for wireless communication system with higher data rate and multiple standards. It requires fast architecture exploration because it has many options on topologies, protocols, processor granularities, and mapping methodologies. In this paper the transaction level modeling of NoC based multi-processor architecture using SystemC is presented. It requires less effort for initial establishment and guarantees fast simulation speed. In experimental result, it requires 114 times less code-lines to describe more complicated NoC switch and shows 30 similar to 70 times faster simulation speed than RTL simulation.
引用
收藏
页码:694 / 697
页数:4
相关论文
共 50 条
  • [1] Implementation and simulation of a cluster-based hierarchical NoC architecture for multi-processor SoC
    Leng, XL
    Xu, NY
    Dong, F
    Zhou, ZC
    [J]. INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES 2005, VOLS 1 AND 2, PROCEEDINGS, 2005, : 1163 - 1166
  • [2] A parallel CNC system architecture based on Symmetric Multi-processor
    Fu, Hongya
    Li, Cong
    Fu, Yunzhong
    [J]. PROCEEDINGS OF 2016 SIXTH INTERNATIONAL CONFERENCE ON INSTRUMENTATION & MEASUREMENT, COMPUTER, COMMUNICATION AND CONTROL (IMCCC 2016), 2016, : 634 - 637
  • [3] A multi-processor NoC-based architecture for real-time image/video enhancement
    Sergio Saponara
    Luca Fanucci
    Esa Petri
    [J]. Journal of Real-Time Image Processing, 2013, 8 : 111 - 125
  • [4] A multi-processor NoC-based architecture for real-time image/video enhancement
    Saponara, Sergio
    Fanucci, Luca
    Petri, Esa
    [J]. JOURNAL OF REAL-TIME IMAGE PROCESSING, 2013, 8 (01) : 111 - 125
  • [5] Case study : System level design for architecture exploration of multi-processor based SoC platform
    Yoon, Sung-Rok
    Park, Sin-Chong
    [J]. 2006 8TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, VOLS 1-4, 2006, : 3154 - 3157
  • [6] A system level processor/communication co-exploration methodology for multi-processor system-on-chip platforms
    Wieferink, A
    Kogel, T
    Leupers, R
    Ascheid, G
    Meyr, H
    Braun, G
    Nohl, A
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 1256 - 1261
  • [7] Multi-processor System-on-Chip Design Space Exploration based on Multi-level Modeling Techniques
    Mariani, Giovanni
    Palermo, Gianluca
    Silvano, Cristina
    Zaccaria, Vittorio
    [J]. 2009 INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING AND SIMULATION, PROCEEDINGS, 2009, : 118 - +
  • [8] A system-level design method for cognitive radio on a reconfigurable multi-processor architecture
    Zhang, Qiwei
    Kokkeler, Andre B. J.
    Smit, Gerard J. M.
    [J]. 2007 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP PROCEEDINGS, 2007, : 3 - 6
  • [9] A high performance multi-processor architecture for an on-board SAR processor system
    Helfers, T
    Pike, T
    Liebstückel, U
    Wolframm, A
    Bierens, L
    Moreira, A
    [J]. DASIA 2000: DATA SYSTEMS IN AEROSPACE, PROCEEDINGS, 2000, 457 : 205 - 210
  • [10] MULTI-PROCESSOR ARCHITECTURE FOR SIMULATION.
    McQuade, Michael R.
    Alford, Cecil O.
    [J]. Combustion and Flame, 1980, 5 (03) : 42 - 46