System Structure Template based Transaction Level Modeling

被引:0
|
作者
Wang, Dawei [1 ]
Ye, Yingde [1 ]
Li, Sikun [2 ]
机构
[1] China Aerodynam Res & Dev Ctr, Mianyang, Peoples R China
[2] Natl Univ Def Technol, Comp Sci & Technol, Changsha, Hunan, Peoples R China
来源
2011 CHINESE CONTROL AND DECISION CONFERENCE, VOLS 1-6 | 2011年
关键词
System-on-Chips; Electric System Level Design; Transaction Level modeling; Architecture Template;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In the field of SoC hardware/software co-design and electric system level design, architecture modeling is the basis-of SoC high level mapping. This paper considers a novel transaction level modeling approach for various SoC architectures and design purpose. A system structure template based transaction level modeling approach is proposed to support template-level design reuse. The approach builds some typical system structure templates such as system function template (SFT) and architecture template(AT), which can customize architectures according to specific application purpose. Experiments results from JPEG encoder applications show that the SST approach can improve the quality and efficiency of SoC design greatly.
引用
收藏
页码:566 / +
页数:2
相关论文
共 50 条
  • [21] Template-based protein structure modeling using TASSERVMT
    Zhou, Hongyi
    Skolnick, Jeffrey
    PROTEINS-STRUCTURE FUNCTION AND BIOINFORMATICS, 2012, 80 (02) : 352 - 361
  • [22] Multi-Level Fault Modeling for Transaction-Level Specifications
    Beltrame, Giovanni
    Bolchini, Cristiana
    Miele, Antonio
    GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, 2009, : 87 - 92
  • [23] Dynamic power estimation using Transaction Level Modeling
    Baher, Amr
    El-Zeiny, Ahmed N.
    Aly, Ahmed
    Khalil, Ahmed
    Hassan, Adham
    Saeed, AbdelRahman
    El Makarem, Karim Abo
    El-Moursy, Magdy
    Mostafa, Hassan
    MICROELECTRONICS JOURNAL, 2018, 81 : 107 - 116
  • [24] Model reuse and variation modeling based on template in CAD system
    Liu, XP
    Wang, H
    Han, JH
    Qiu, LJ
    Liu, SQ
    PROCEEDINGS OF THE 6TH INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN & COMPUTER GRAPHICS, 1999, : 143 - 147
  • [25] Systematic transaction level modeling of embedded systems with SystemC
    Klingauf, W
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 566 - 567
  • [26] MPSoC power estimation framework at transaction level Modeling
    Ben Atitallah, Rabie
    Niar, Smail
    Dekeyser, Jean-Luc
    2007 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2007, : 61 - 64
  • [27] Accurate Timed RTOS Model for Transaction Level Modeling
    Hwang, Yonghyun
    Schirner, Gunar
    Abdi, Samar
    Gajski, Daniel G.
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 1333 - 1336
  • [28] Case study on transaction level modeling of NoC based IEEE 802.11n
    Yoon, Sung-Rok
    Park, Sin-Chong
    2006 ASIA-PACIFIC CONFERENCE ON COMMUNICATION, VOLS 1 AND 2, 2006, : 698 - 701
  • [29] Transaction Based Business Process Modeling
    Hunka, Frantisek
    Belunek, Roman
    PROCEEDINGS OF THE 2015 FEDERATED CONFERENCE ON COMPUTER SCIENCE AND INFORMATION SYSTEMS, 2015, 5 : 1397 - 1402
  • [30] Protein-DNA complex structure modeling based on structural template
    Xie, Juan
    Zheng, Jinfang
    Hong, Xu
    Tong, Xiaoxue
    Liu, Xudong
    Song, Qi
    Liu, Sen
    Liu, Shiyong
    BIOCHEMICAL AND BIOPHYSICAL RESEARCH COMMUNICATIONS, 2021, 577 : 152 - 157