Transaction-level modeling for architectural and power analysis of PowerPC and CoreConnect-based systems

被引:0
|
作者
Nagu Dhanwada
Reinaldo A. Bergamaschi
William W. Dungan
Indira Nair
Paul Gramann
William E. Dougherty
Ing-Chao Lin
机构
[1] IBM EDA Laboratory,Department of Computer Science
[2] IBM T. J. Watson Research Center,undefined
[3] IBM STG,undefined
[4] Pennsylvania State University,undefined
来源
关键词
SystemC; Transaction level modeling; Architecture modeling; Power analysis; PowerPC; CoreConnect;
D O I
暂无
中图分类号
学科分类号
摘要
Transaction-Level models have emerged as an efficient way of modeling systems-on-chip, with acceptable simulation speed and modeling accuracy. Nevertheless, the high complexity of current architectures and bus protocols make it very challenging to develop and verify such models. This paper presents the transaction-level models developed at IBM for PowerPC and CoreConnect-based systems. These models can be simulated in a SystemC environment for functional verification and power estimation. Detailed transaction-based power models were developed. Comparisons between the simulated models and real hardware resulted in errors below 15% in timing accuracy, and below 11% in power estimation compared against gate-level power. These results demonstrate the efficiency of our transaction-level models for early analysis and design space exploration.
引用
收藏
页码:105 / 125
页数:20
相关论文
共 50 条
  • [21] A Methodology for Power-Aware Transaction-Level Models of Systems-on-Chip Using UPF Standard Concepts
    Mbarek, Ons
    Pegatoquet, Alain
    Auguin, Michel
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION, AND SIMULATION, 2011, 6951 : 226 - 236
  • [22] A performance and functional assertion-based verification methodology at transaction-level
    Ardakani, Hassan Hatefi
    Gharehbaghi, Amir Masoud
    Hessabi, Shaahin
    2007 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2007, : 337 - +
  • [23] Power domain management interface: flexible protocol interface for transaction-level power domain management
    Mbarek, Ons
    Pegatoquet, Alain
    Auguin, Michel
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2013, 7 (04): : 155 - 166
  • [24] jTLM: an Experimentation Framework for the Simulation of Transaction-Level Models of Systems-on-Chip
    Funchalt, Giovanni
    Moyt, Matthieu
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 1184 - 1187
  • [25] Full simulation coverage for SystemC transaction-level models of systems-on-a-chip
    Helmstetter, C.
    Maraninchi, F.
    Maillet-Contoz, L.
    FORMAL METHODS IN SYSTEM DESIGN, 2009, 35 (02) : 152 - 189
  • [26] Transaction Level Statistical Analysis for Efficient Micro-Architectural Power and Performance Studies
    Copty, Eman
    Kamhi, Gila
    Novakovsky, Sasha
    PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2011, : 351 - 356
  • [27] Why do security prices change? A transaction-level analysis of NYSE stocks
    Madhavan, A
    Richardson, M
    Roomans, M
    REVIEW OF FINANCIAL STUDIES, 1997, 10 (04): : 1035 - 1064
  • [28] A Transaction-Level Analysis of Spatial Arbitrage: The Role of Habit, Attention, and Electronic Trading
    Overby, Eric
    Clarke, Jonathan
    MANAGEMENT SCIENCE, 2012, 58 (02) : 394 - 412
  • [29] Communication Protocol Analysis of Transaction-Level Models using Satisfiability Modulo Theories
    Chang, Che-Wei
    Doemer, Rainer
    2015 20TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2015, : 606 - 611
  • [30] FSM-based transaction-level functional coverage for interface compliance verification
    Su, Man-Yun
    Shih, Che-Hua
    Huang, Juinn-Dar
    Jou, Jing-Yang
    ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 2006, : 448 - 453