SCCN: A Time-Effective Hierarchical Interconnection Network for Network-On-Chip

被引:0
|
作者
Mohammed N. M. Ali
M. M. Hafizur Rahman
Rizal Mohd Nor
Dhiren K. Behera
Tengku Mohd Tengku Sembok
Yasuyuki Miura
Yasushi Inoguchi
机构
[1] Department of Computer Science,College of Computer Science and Information Technology (CCSIT)
[2] KICT,undefined
[3] IIUM,undefined
[4] King Faisal University,undefined
[5] Indira Gandhi Institute of Technology,undefined
[6] Cyber Security Center,undefined
[7] UPNM,undefined
[8] Graduate School of Technology,undefined
[9] SIT,undefined
[10] School of IS,undefined
[11] JAIST,undefined
来源
关键词
Shifted Completely Connected Network (SCCN); Network-on-Chip (NOC); Interconnection Networks; Hierarchical Interconnection Networks (HINs); Static Network Performance; Time Cost-Effectiveness Factor (TCEF); Cost-Effective Factor (CEF); Massively Parallel Computer (MPC) Systems;
D O I
暂无
中图分类号
学科分类号
摘要
The needed time to send and receive a message among two nodes in an interconnection network has a fundamental role in determining the performance of this network. Therefore, taking a short period of time to send a packet between a source and destination nodes indicates a good performance network with less congestion and latency. Besides, processing data in short-term help in providing fast solutions for many complex problems. Thus, various designs of hierarchical interconnection networks (HINs) for the massively parallel computer (MPC) systems have been presented recently; the main goal of these networks is to replace the conventional ones which showed poor performance in scaling the network size. A Shifted Completely Connected Network (SCCN) proposed as a new HIN topology. Several basic modules (BMs) interconnected hierarchically to create advanced levels networks based on this topology. The structural design and a proposed routing protocol of SCCN discussed in this paper. However, the foremost focus of this work is to evaluate the time cost-effectiveness factor (TCEF) of SCCN in different levels in order to examine the effect of expanding the size of the network on the TCEF. Therefore, the TCEF for the higher levels of SCCN from level (1) to level (3) will be assessed to examine whether SCCN is an effective network in term of time. In addition, the obtained results from each level will be compared to other networks to prove the preeminence of the proposed topology.
引用
收藏
页码:1255 / 1264
页数:9
相关论文
共 50 条
  • [31] The Runahead Network-On-Chip
    Li, Zimo
    Miguel, Joshua San
    Jerger, Natalie Enright
    [J]. PROCEEDINGS OF THE 2016 IEEE INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE (HPCA-22), 2016, : 333 - 344
  • [32] A Novel Mesh-based Hierarchical Topology for Network-on-Chip
    Kong, Feng
    Han, Guo-dong
    Shen, Jian-liang
    [J]. 2014 5TH IEEE INTERNATIONAL CONFERENCE ON SOFTWARE ENGINEERING AND SERVICE SCIENCE (ICSESS), 2014, : 1080 - 1083
  • [33] Hierarchical Multicast Network-On-Chip for Scalable Reconfigurable Neuromorphic Systems
    Hota, Gopabandhu
    Mysore, Nishant
    Deiss, Stephen
    Pedroni, Bruno
    Cauwenberghs, Gert
    [J]. 2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 481 - 485
  • [34] The Chip Is the Network: Toward a Science of Network-on-Chip Design
    Marculescu, Radu
    Bogdan, Paul
    [J]. FOUNDATIONS AND TRENDS IN ELECTRONIC DESIGN AUTOMATION, 2007, 2 (04): : 371 - 461
  • [35] Exploration of Network Interface Architectures for a Real-Time Network-on-Chip
    Schoeberl, Martin
    [J]. 2024 IEEE 27TH INTERNATIONAL SYMPOSIUM ON REAL-TIME DISTRIBUTED COMPUTING, ISORC 2024, 2024,
  • [36] A novel mesh-based hierarchical topology for network-on-chip
    Kong, Feng
    Han, Guo-Dong
    Shen, Jian-Liang
    Jian, Gang
    [J]. Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2014, 36 (10): : 2536 - 2540
  • [37] Time-triggered Network Interface Extension for the Versal Network-on-Chip
    Onwuchekwa, Daniel
    Paulachan, Josepaul
    Nambinina, Rakotojaona
    Obermaisser, Roman
    [J]. 2023 INTERNATIONAL CONFERENCE ON ARTIFICIAL INTELLIGENCE IN INFORMATION AND COMMUNICATION, ICAIIC, 2023, : 582 - 589
  • [38] An Effective Optimization Algorithm for Application Mapping in Network-on-Chip Designs
    Wang, Xinyu
    Choi, Tsan-Ming
    Yue, Xiaohang
    Zhang, Mengji
    Du, Wanyu
    [J]. IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2020, 67 (07) : 5798 - 5809
  • [39] Concepts of Switching in the Time-Triggered Network-on-Chip
    Paukovits, Christian
    Kopetz, Hermann
    [J]. RTCSA 2008: 14TH IEEE INTERNATIONAL CONFERENCE ON EMBEDDED AND REAL-TIME COMPUTING SYSTEMS AND APPLICATIONS - PROCEEDINGS, 2008, : 120 - 129
  • [40] Asynchronous network node design for network-on-chip
    Wang, X
    Sigüenza-Tortosa, D
    Ahonen, T
    Nurmi, J
    [J]. ISSCS 2005: International Symposium on Signals, Circuits and Systems, Vols 1 and 2, Proceedings, 2005, : 55 - 58