Optimized Hardware Implementation for Forward Quantization of H.264/AVC

被引:0
|
作者
G. A. Ruiz
J. A. Michell
机构
[1] University of Cantabria,Department of Electronics and Computers, Facultad de Ciencias
来源
关键词
Quantization; H.264/AVC; Truncated booth multiplier;
D O I
暂无
中图分类号
学科分类号
摘要
An efficient implementation for the computation of the forward quantization of H.264/AVC is presented. It uses a modified reformulation of quantization expressions, in full compliance with the standard, combined with an adaptive truncated Booth multiplier to reduce hardware complexity. The JM reference software’s C code has been rewritten to analyze the effect of the proposed approach. Simulations carried out on several typical video sequences with different texture characteristics demonstrate the validity of this approach with an improvement in the PSNR at low QP, between a maximum of +0.8 dB and a minimum of 0.3 dB, with a slight increment in the bit-rate of about 0.8 %. However, this improvement is smoothed for typical values of QP and only an insignificant difference is found with respect to the JM results. The proposed architecture synthesized in the AMS 0.35μm technology, which is suitable for VLSI implementation, reduces the area by 26 %, the power by 32 % and the critical path delay by 21 % in comparison with a classic implementation.
引用
收藏
页码:35 / 41
页数:6
相关论文
共 50 条
  • [31] A hardware accelerator for H.264/AVC motion compensation
    Tseng, HC
    Chang, CR
    Lin, YL
    [J]. 2005 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS - DESIGN AND IMPLEMENTATION (SIPS), 2005, : 214 - 219
  • [32] Hardware Implementation for Entropy Coding and Byte Stream Packing Engine in H.264/AVC
    Ngoc-Mai Nguyen
    Beigne, Edith
    Lesecq, Suzanne
    Vivet, Pascal
    Duy-Hieu Bui
    Xuan-Tu Tran
    [J]. 2013 INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES FOR COMMUNICATIONS (ATC), 2013, : 360 - 365
  • [33] Low-complexity transform and quantization in H.264/AVC
    Malvar, HS
    Hallapuro, A
    Karczewicz, M
    Kerofsky, L
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2003, 13 (07) : 598 - 603
  • [34] VLSI Implementation of CAVLC Decoder with Power Optimized for H.264/AVC Video Decoding
    Chen Guanghua
    Liu Ming
    Zhu Jingming
    Ma Shiwei
    Zeng Weimin
    [J]. ICSP: 2008 9TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, VOLS 1-5, PROCEEDINGS, 2008, : 422 - +
  • [35] Quantization Skipping Method for H.264/AVC Video Coding
    Won-seon SONG
    Min-cheol HONG
    [J]. Journal of Measurement Science and Instrumentation, 2010, 1 (03) : 247 - 249
  • [36] A hardware architecture for intra-prediction of H.264/AVC
    Lee, SJ
    Kim, CG
    Kim, MS
    Kim, SD
    [J]. ESA '05: PROCEEDINGS OF THE 2005 INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS AND APPLICATIONS, 2005, : 222 - 228
  • [37] A streaming implementation of transform and quantization in H.264
    Li, Haiyan
    Zhang, Chunyuan
    Li, Li
    Pang, Ming
    [J]. HIGH PERFORMANCE COMPUTING AND COMMUNICATIONS, PROCEEDINGS, 2006, 4208 : 41 - 50
  • [38] An efficient hardware design for HDTV H.264/AVC encoder
    Wei, Liang
    Ding, Dan-dan
    Du, Juan
    Yu, Bin-bin
    Yu, Lu
    [J]. JOURNAL OF ZHEJIANG UNIVERSITY-SCIENCE C-COMPUTERS & ELECTRONICS, 2011, 12 (06): : 499 - 506
  • [40] Hardware architecture design of CABAC codec for H.264/AVC
    Li, Lingfeng
    Song, Yang
    Ikenaga, Takeshi
    Goto, Satoshi
    [J]. 2007 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 248 - +