Combined Fault Classification and Error Propagation Analysis to Refine RT-Level Dependability Evaluation

被引:0
|
作者
A. Ammari
K. Hadjiat
R. Leveugle
机构
[1] Qualification Group,TIMA Laboratory
来源
Journal of Electronic Testing | 2005年 / 21卷
关键词
VLSI design; digital circuits; fault injection; dependability analysis; RT-level VHDL; 8051;
D O I
暂无
中图分类号
学科分类号
摘要
Several approaches have been proposed to early analyze the functional impact of a set of faults in a digital circuit, for a given application. These methods start with the RT-level description of the circuit and aim either at classifying the faults according to their main potential effect, or at analyzing more in depth the error propagation paths in the circuit. This paper discusses the advantage of combining the two types of analyses, on the basis of extensive SEU-like fault injections performed on a VHDL model of the 8051 micro-controller. The results show that this combination allows a designer to pinpoint critical locations, easing to improve hardening. The impact of the workload on the analysis is also discussed. It is shown that in the case of a general purpose processor, the internal error configurations leading to a failure can be very dependent on the application program; taking the application into account may therefore lead to a simpler and cheaper hardening of the circuit. The quality of the obtained results with respect to the number of injection experiments is also discussed. In a lot of cases, the injection of a very small percentage of all possible faults already gives very significant information to the designer.
引用
收藏
页码:365 / 376
页数:11
相关论文
共 50 条
  • [21] Application of Hopfield networks to worst-case power analysis of RT-level VLSI systems
    Politecnico di Torino, Torino, Italy
    Int J Eng Sci, 8 (783-792):
  • [22] Error propagation and uncertainty analysis: Application to fault tree analysis
    Freeman, Raymond A. Randy
    PROCESS SAFETY PROGRESS, 2020, 39 (02)
  • [23] Application and analysis of RT-level software-based self-testing for embedded processor cores
    Kranitis, N
    Xenoulis, G
    Paschalis, A
    Gizopoulos, D
    Zorian, Y
    INTERNATIONAL TEST CONFERENCE 2003, PROCEEDINGS, 2003, : 431 - 440
  • [24] A fault-injection methodology for the system-level dependability analysis of multiprocessor embedded systems
    Miele, Antonio
    MICROPROCESSORS AND MICROSYSTEMS, 2014, 38 (06) : 567 - 580
  • [25] An Evaluation of Error Level Analysis in Image Forensics
    Abd Warif, Nor Bakiah
    Idris, Mohd. Yamani Idna
    Wahab, Ainuddin Wahid Abdul
    Salleh, Rosli
    2015 5TH IEEE INTERNATIONAL CONFERENCE ON SYSTEM ENGINEERING AND TECHNOLOGY (ICSET), 2015, : 23 - 28
  • [26] Learning from Error: A two-level combined model for image classification
    Jiang, Mingyang
    Li, Chunxiao
    Deng, Zirui
    Feng, Jufu
    Wang, Liwei
    2011 FIRST ASIAN CONFERENCE ON PATTERN RECOGNITION (ACPR), 2011, : 677 - 680
  • [27] An Industrial Fault Injection Platform for Soft-Error Dependability Analysis and Hardening of Complex System-On-a-Chip
    Daveau, Jean-Marc
    Blampey, Alexandre
    Gasiot, Gilles
    Bulone, Joseph
    Roche, Philippe
    2009 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, VOLS 1 AND 2, 2009, : 212 - +
  • [28] A novel method for fault tree uncertainty analysis using error propagation methods
    Freeman, Raymond Randy
    PROCESS SAFETY PROGRESS, 2021, 40 (03) : 50 - 62
  • [29] A Program-Aware Fault-Injection Method for Dependability Evaluation Against Soft-Error Using Genetic Algorithm
    Arasteh, Bahman
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (09)
  • [30] Parametric fault tree for the dependability analysis of redundant systems and its high-level Petri Net semantics
    Bobbio, A
    Franceschinis, G
    Gaeta, R
    Portinale, L
    IEEE TRANSACTIONS ON SOFTWARE ENGINEERING, 2003, 29 (03) : 270 - 287