Combined Fault Classification and Error Propagation Analysis to Refine RT-Level Dependability Evaluation

被引:0
|
作者
A. Ammari
K. Hadjiat
R. Leveugle
机构
[1] Qualification Group,TIMA Laboratory
来源
Journal of Electronic Testing | 2005年 / 21卷
关键词
VLSI design; digital circuits; fault injection; dependability analysis; RT-level VHDL; 8051;
D O I
暂无
中图分类号
学科分类号
摘要
Several approaches have been proposed to early analyze the functional impact of a set of faults in a digital circuit, for a given application. These methods start with the RT-level description of the circuit and aim either at classifying the faults according to their main potential effect, or at analyzing more in depth the error propagation paths in the circuit. This paper discusses the advantage of combining the two types of analyses, on the basis of extensive SEU-like fault injections performed on a VHDL model of the 8051 micro-controller. The results show that this combination allows a designer to pinpoint critical locations, easing to improve hardening. The impact of the workload on the analysis is also discussed. It is shown that in the case of a general purpose processor, the internal error configurations leading to a failure can be very dependent on the application program; taking the application into account may therefore lead to a simpler and cheaper hardening of the circuit. The quality of the obtained results with respect to the number of injection experiments is also discussed. In a lot of cases, the injection of a very small percentage of all possible faults already gives very significant information to the designer.
引用
收藏
页码:365 / 376
页数:11
相关论文
共 50 条
  • [31] Differential Fault Analysis on 3DES Middle Rounds Based on Error Propagation
    MA Xiangliang
    ZHANG Lizhen
    WU Liji
    LI Xia
    ZHANG Xiangmin
    LI Bing
    LIU Yuling
    ChineseJournalofElectronics, 2022, 31 (01) : 68 - 78
  • [32] Differential Fault Analysis on 3DES Middle Rounds Based on Error Propagation
    Ma Xiangliang
    Zhang Lizhen
    Wu Liji
    Li Xia
    Zhang Xiangmin
    Li Bing
    Liu Yuling
    CHINESE JOURNAL OF ELECTRONICS, 2022, 31 (01) : 68 - 78
  • [33] Error propagation analysis using FPGA-based SEU-fault injection
    Ejlall, Allreza
    Miremadi, Seyed Ghassem
    MICROELECTRONICS RELIABILITY, 2008, 48 (02) : 319 - 328
  • [34] Evaluation of Error Probability of Classification Based on the Analysis of the Bayes Code
    Saito, Shota
    Matsushima, Toshiyasu
    2020 IEEE INTERNATIONAL SYMPOSIUM ON INFORMATION THEORY (ISIT), 2020, : 2510 - 2514
  • [35] Combined Error Propagation Analysis and Runtime Event Detection in Process-Driven Systems
    Urbanics, Gabor
    Goenczy, Laszlo
    Urban, Balazs
    Hartwig, Janos
    Kocsis, Imre
    SOFTWARE ENGINEERING FOR RESILIENT SYSTEMS, 2014, 8785 : 169 - 183
  • [37] SystemC-based Multi-level Error Injection for the Evaluation of Fault-tolerant Systems
    Mueller-Gritschneder, Daniel
    Maier, Petra R.
    Greim, Marc
    Schlichtmann, Ulf
    2014 14TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC), 2014, : 460 - 463
  • [38] Deep fake detection and classification using error-level analysis and deep learning
    Rimsha Rafique
    Rahma Gantassi
    Rashid Amin
    Jaroslav Frnda
    Aida Mustapha
    Asma Hassan Alshehri
    Scientific Reports, 13
  • [39] Deep fake detection and classification using error-level analysis and deep learning
    Rafique, Rimsha
    Gantassi, Rahma
    Amin, Rashid
    Frnda, Jaroslav
    Mustapha, Aida
    Alshehri, Asma Hassan
    SCIENTIFIC REPORTS, 2023, 13 (01)
  • [40] Application of error level analysis in image spam classification using deep learning model
    Singh, Angom Buboo
    Singh, Khumanthem Manglem
    PLOS ONE, 2023, 18 (12):