A Highly Parallel Joint VLSI Architecture for Transforms in H.264/AVC

被引:0
|
作者
Yu Li
Yun He
Shunliang Mei
机构
[1] Tsinghua University,Department of Electronic Engineering
来源
关键词
adaptive block-size transforms; H.264/AVC; Very Large-Scale Integration (VLSI) design;
D O I
暂无
中图分类号
学科分类号
摘要
In H.264/AVC, the concept of adapting the transform size to the block size of motion-compensated prediction residue has proven to be an important coding tool. This paper presents highly parallel joint circuit architecture for 8 × 8 and 4 × 4 adaptive block-size transforms in H.264/AVC. By decomposing the 8 × 8 transform to basic 4 × 4 transforms, a unified architecture is designed for both 8 × 8 and 4 × 4 transform and the transform data-path can be efficiently reused for six kinds of transforms. i.e., 8 × 8 forward, 8 × 8 inverse, 4 × 4 forward, 4 × 4 inverse, forward-Hadamard, inverse-Hadamard transforms. Linear shift mapping is applied on the memory buffer to support parallel access both in row and column directions which eliminates the need for a transpose circuit. For reusable and configurable transform data-path, a multiple-stage pipeline is designed to reduce the critical path length and increase throughput. The design is implemented under UMC 0.18 um technology at 200 MHz with 13.651 K logic gates, which can support 1,920 × 1,088 30 fps H.264/AVC HDTV decoder.
引用
收藏
页码:19 / 32
页数:13
相关论文
共 50 条
  • [1] A highly parallel joint VLSI architecture for transforms in H.264/AVC
    Li, Yu
    He, Yun
    Mei, Shunliang
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2008, 50 (01): : 19 - 32
  • [2] A highly efficient VLSI architecture for H.264/AVC CAVLC decoder
    Lin, Heng-Yao
    Lu, Ying-Hong
    Liu, Bin-Da
    Yang, Jar-Ferr
    IEEE TRANSACTIONS ON MULTIMEDIA, 2008, 10 (01) : 31 - 42
  • [3] A highly parallel architecture for deblocking filter in H.264/AVC
    Li, LF
    Goto, S
    Ikenaga, T
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2005, E88D (07) : 1623 - 1629
  • [4] An efficient VLSI architecture for edge filtering in H.264/AVC
    Chen, CM
    Chen, CH
    PROCEEDINGS OF THE THIRD IASTED INTERNATIONAL CONFERENCE ON CIRCUITS, SIGNALS, AND SYSTEMS, 2005, : 118 - 122
  • [5] A Highly Efficient VLSI Architecture for H.264/AVC Level 5.1 CABAC Decoder
    Liao, Yuan-Hsin
    Li, Gwo-Long
    Chang, Tian-Sheuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2012, 22 (02) : 272 - 281
  • [6] A VLSI architecture for motion compensation interpolation in H.264/AVC
    Song, Y
    Liu, ZY
    Goto, S
    Ikenaga, T
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 262 - 265
  • [7] Configurable VLSI architecture for deblocking filter in H.264/AVC
    Chen, Chung-Ming
    Chen, Chung-Ho
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (08) : 1072 - 1082
  • [8] A Dynamically Reconfigurable VLSI Architecture for H.264 Integer Transforms
    Hong Qi
    Cao Wei
    Tong Jiarong
    CHINESE JOURNAL OF ELECTRONICS, 2012, 21 (03): : 510 - 514
  • [9] A Novel Dynamic Reconfigurable VLSI Architecture for H.264 Transforms
    Cao Wei
    Hou Hui
    Lai Jinmei
    Tong Jiarong
    Min Hao
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 1810 - 1813
  • [10] High-Parallel Architecture for H.264/AVC Intra Prediction Implemented via VLSI
    Guo, Jiefeng
    Yang, Zhixin
    Zheng, Jianwei
    Li, Xiaochao
    Guo, Donghui
    2013 IEEE INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY AND IDENTIFICATION (ASID), 2013,