A 67.2 dB SNDR 1.8-V 12-bit 2-MS/s SAR ADC without calibration

被引:0
|
作者
Maliang Liu
Yi Xie
Zhangming Zhu
机构
[1] Xidian University,School of Microelectronics
关键词
SAR; Bootstrapped switch; Switching procedure; High-speed; Low-power;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a 12-bit 2-MS/s successive approximation register (SAR) analog-to-digital converter (ADC) without calibration based on 0.18 μm 1P6M CMOS technology. To gain one bit of resolution without increasing the number of capacitors, one-side-fixed technique is used to generate the proposed switching procedure based on merged capacitor switching (MCS) switching procedure. Besides, a new DAC control logic is proposed by inserting the SAR logic circuits into level-shift circuits to reduce the complexity of the DAC control logic, enable high-speed and low-power operation and reduce the chance of race and hazard of the combinational logic circuit at the same time. The measured results show the proposed ADC achieves an SNDR of 67.26 dB and consumes 183.3 μW at 1.8 V power supply and 2 MS/s, the peak DNL and INL are +0.66/−0.64 LSB and +0.75/−0.74 LSB, respectively, resulting in a figure-of-merit of 48.63 fJ/conversion-step. The ADC core occupies an active area of 630 × 570 µm2.
引用
收藏
页码:151 / 158
页数:7
相关论文
共 50 条
  • [1] A 67.2 dB SNDR 1.8-V 12-bit 2-MS/s SAR ADC without calibration
    Liu, Maliang
    Xie, Yi
    Zhu, Zhangming
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 86 (01) : 151 - 158
  • [2] A 1.8-V 12-bit Self-Calibrating SAR ADC with a Novel Comparator
    Deng, Chenxi
    Zhao, Long
    Zheng, Hui
    Cheng, Yuhua
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [3] A 12-bit 200MS/s Pipelined-SAR ADC in 65-nm CMOS with 61.9 dB SNDR
    Liu, Haizhu
    Liu, Maliang
    Zhu, Zhangming
    2019 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2019,
  • [4] A 12-bit 40-MS/s Calibration-free SAR ADC
    Hsu, Chung-Wei
    Chang, Li-Jen
    Huang, Chun-Po
    Chang, Soon-Jyh
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 324 - 327
  • [5] A 12-bit 200MS/s pipeline ADC with 91 mW power and 66 dB SNDR
    Liu, Maliang
    Lian, Kaixiong
    Huang, Yingzhou
    Ma, Rui
    Zhu, Zhangming
    MICROELECTRONICS JOURNAL, 2017, 63 : 104 - 111
  • [6] Design of a 12-Bit SAR ADC with Calibration Technology
    Wang, Deming
    Hu, Jing
    Huang, Xin
    Zhong, Qinghua
    ELECTRONICS, 2024, 13 (03)
  • [7] A 3.66 μW 12-bit 1 MS/s SAR ADC with mismatch and offset foreground calibration
    Zhang, Yizhen
    Cai, Jueping
    Li, Xinyu
    Zhang, Yuxin
    Su, Bowen
    MICROELECTRONICS JOURNAL, 2021, 116
  • [8] A Novel Self-Calibration Scheme for 12-bit 50MS/s SAR ADC
    Jung, In-Seok
    Kim, Yong-Bin
    2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 5 - 8
  • [9] A 1.0 V 12-bit 500 kS/s SAR ADC With Background Calibration for BioMedical Application
    Hu, Chia-Lin
    Higman, Ted
    JOURNAL OF MEDICAL DEVICES-TRANSACTIONS OF THE ASME, 2013, 7 (02):
  • [10] Design of a 12-bit 0.83 MS/s SAR ADC for an IPMI SoC
    Zhou, Han
    Gui, Xiaoyan
    Gao, Peng
    2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 175 - 179