A 67.2 dB SNDR 1.8-V 12-bit 2-MS/s SAR ADC without calibration

被引:0
|
作者
Maliang Liu
Yi Xie
Zhangming Zhu
机构
[1] Xidian University,School of Microelectronics
关键词
SAR; Bootstrapped switch; Switching procedure; High-speed; Low-power;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a 12-bit 2-MS/s successive approximation register (SAR) analog-to-digital converter (ADC) without calibration based on 0.18 μm 1P6M CMOS technology. To gain one bit of resolution without increasing the number of capacitors, one-side-fixed technique is used to generate the proposed switching procedure based on merged capacitor switching (MCS) switching procedure. Besides, a new DAC control logic is proposed by inserting the SAR logic circuits into level-shift circuits to reduce the complexity of the DAC control logic, enable high-speed and low-power operation and reduce the chance of race and hazard of the combinational logic circuit at the same time. The measured results show the proposed ADC achieves an SNDR of 67.26 dB and consumes 183.3 μW at 1.8 V power supply and 2 MS/s, the peak DNL and INL are +0.66/−0.64 LSB and +0.75/−0.74 LSB, respectively, resulting in a figure-of-merit of 48.63 fJ/conversion-step. The ADC core occupies an active area of 630 × 570 µm2.
引用
收藏
页码:151 / 158
页数:7
相关论文
共 50 条
  • [41] A 12-bit 20-MS/s SAR ADC with Improved Internal Clock Generator and SAR Controller
    Li, Xuan
    Huang, Shuo
    Zhou, Jianjun
    Li, Xiaoyong
    2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,
  • [42] A Cryogenic 12-bit 2MS/s SAR ADC for Deep Underground Neutrino Experiment (DUNE)
    Mei, Yuan
    Li, Shaorui
    2019 IEEE 62ND INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2019, : 101 - 104
  • [43] A 12-bit 20-MS/s pipelined ADC with nested digital background calibration
    Wang, X
    Hurst, PJ
    Lewis, SH
    PROCEEDINGS OF THE IEEE 2003 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2003, : 409 - 412
  • [44] A Low Power 12-bit 40MS/s Pipelined ADC with Digital Calibration
    Jia, Huayu
    Chen, Guican
    Zhang, Hong
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 137 - 140
  • [45] A 12-bit 12.5 MS/s multi-bit ΔΣ CMOS ADC
    Geerts, Y
    Steyaert, M
    Sansen, W
    PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, : 21 - 24
  • [46] A 0.6V 12-bit Binary-Scaled Redundant SAR ADC with 83dB SFDR
    Luo, Deng
    Zhang, Milin
    Wang, Zhihua
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [47] A 16-bit 1-MS/s Pseudo-Differential SAR ADC With Digital Calibration and DNL Enhancement Achieving 92 dB SNDR
    Zhang, Panpan
    Feng, Wenjiang
    Zhao, Peng
    Chen, Xiaoping
    Zhang, Zongjiang
    IEEE ACCESS, 2019, 7 : 119166 - 119180
  • [48] A 12-bit 32MS/s SAR ADC Using Built-in Self Calibration Technique To Minimize Capacitor Mismatch
    Jung, In-Seok
    Kim, Yong-Bin
    PROCEEDINGS OF THE 2014 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFTS), 2014, : 276 - 280
  • [49] A 12-bit 1 MS/s SAR-ADC for multi-channel CdZnTe detectors
    Liu Wei
    Wei Tingcun
    Li Bo
    Guo Panjie
    Hu Yongcai
    JOURNAL OF SEMICONDUCTORS, 2015, 36 (04)
  • [50] A 12-bit 30 MS/s SAR ADC in 180 nm CMOS for PMT signal readout
    Guo, Y.
    Zhou, S.
    Zhao, L.
    Qin, J.
    Yang, Y.
    Xuan, D.
    Song, C.
    Liu, S.
    An, Q.
    JOURNAL OF INSTRUMENTATION, 2021, 16 (06)