A 67.2 dB SNDR 1.8-V 12-bit 2-MS/s SAR ADC without calibration

被引:0
|
作者
Maliang Liu
Yi Xie
Zhangming Zhu
机构
[1] Xidian University,School of Microelectronics
关键词
SAR; Bootstrapped switch; Switching procedure; High-speed; Low-power;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a 12-bit 2-MS/s successive approximation register (SAR) analog-to-digital converter (ADC) without calibration based on 0.18 μm 1P6M CMOS technology. To gain one bit of resolution without increasing the number of capacitors, one-side-fixed technique is used to generate the proposed switching procedure based on merged capacitor switching (MCS) switching procedure. Besides, a new DAC control logic is proposed by inserting the SAR logic circuits into level-shift circuits to reduce the complexity of the DAC control logic, enable high-speed and low-power operation and reduce the chance of race and hazard of the combinational logic circuit at the same time. The measured results show the proposed ADC achieves an SNDR of 67.26 dB and consumes 183.3 μW at 1.8 V power supply and 2 MS/s, the peak DNL and INL are +0.66/−0.64 LSB and +0.75/−0.74 LSB, respectively, resulting in a figure-of-merit of 48.63 fJ/conversion-step. The ADC core occupies an active area of 630 × 570 µm2.
引用
收藏
页码:151 / 158
页数:7
相关论文
共 50 条
  • [31] A 1.8-V 11-bit 40-MS/s 21-mW pipelined ADC
    State Key Laboratory of ASIC and Systems, Fudan University, 200433 Shanghai, China
    不详
    Analog Integr Circuits Signal Process, 3 (495-501):
  • [32] A 1.8-V 11-bit 40-MS/s 21-mW pipelined ADC
    Fan, Mingjun
    Ren, Junyan
    Li, Ning
    Ye, Fan
    Xu, Jun
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2010, 63 (03) : 495 - 501
  • [33] A 12-bit Fully Differential SAR ADC with a Novel Capacitor Mismatch Calibration
    Peng, Xizhu
    Liu, Hanpeng
    Liu, Yuke
    Tang, He
    2021 5TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE (EDTM), 2021,
  • [34] A FOREGROUND DIGITAL CALIBRATION BY SWITCHING CONTROL SCHEME FOR A 12-BIT SAR ADC
    Chen, Huabin
    Xiang, Jixuan
    Chen, Chixiao
    Ye, Fan
    Xu, Jun
    Ren, Junyan
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [35] A 1.8-V 11-bit 40-MS/s 21-mW pipelined ADC
    Mingjun Fan
    Junyan Ren
    Ning Li
    Fan Ye
    Jun Xu
    Analog Integrated Circuits and Signal Processing, 2010, 63 : 495 - 501
  • [36] A 12-bit 75 MS/s Asynchronous SAR ADC with Gain -Boosting Dynamic Comparator
    Chen, Renhe
    Lee, Albert
    Hu, Yongqi
    Xu, Hao
    Kou, Xufeng
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [37] 12-Bit 5 MS/s SAR ADC with Hybrid Type DAC for BLE Applications
    Rikan, Behnam S.
    Choi, DaeYoung
    Rad, Reza E.
    Hejazi, Arash
    Pu, YoungGun
    Lee, Kang-Yoon
    12TH INTERNATIONAL CONFERENCE ON UBIQUITOUS AND FUTURE NETWORKS (ICUFN 2021), 2021, : 247 - 249
  • [38] A 12-bit 3-MS/s Synchronous SAR ADC With a Hybrid RC DAC
    Go, Mi-Ji
    Boo, Jun-Ho
    Lim, Jae-Geun
    Kim, Hyoung-Jung
    Lee, Jae-Hyuk
    Park, Seong-Bo
    Yu, Byeong-Ho
    Cho, Won-Jun
    Ahn, Gil-Cho
    2023 20TH INTERNATIONAL SOC DESIGN CONFERENCE, ISOCC, 2023, : 191 - 192
  • [39] Histogram-Based Ratio Mismatch Calibration for Bridge-DAC in 12-bit 120 MS/s SAR ADC
    Zhu, Yan
    Chan, Chi-Hang
    Wong, Si-Seng
    Seng-Pan, U.
    Martins, Rui Paulo
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (03) : 1203 - 1207
  • [40] A 13 bit 100 MS/s SAR ADC With 74.57 dB SNDR in 14-nm CMOS FinFET
    Zheng, Yan
    Ye, Fan
    Ren, Junyan
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,