Synthesis of Sequential Circuits by Redundancy Removal and Retiming

被引:0
|
作者
Hiroyuki Yotsuyanagi
Seiji Kajihara
Kozo Kinoshita
机构
[1] Osaka University,Department of Applied Physics, Faculty of Engineering
[2] Kyushu Institute of Technology,Department of Computer Science and Electronics, Faculty of Computer Science and Systems Engineering
[3] Osaka University,Department of Applied Physics, Faculty of Engineering
来源
关键词
synthesis of sequential circuits; redundant fault; retiming; redundancy removal; sequentially redundant fault;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper we propose a method for synthesizing sequentialcircuits to reduce the number of gates and flip-flops by removingboth combinationally and sequentially redundant faults. In order toremove sequentially redundant faults these faults are converted intocombinationally redundant faults by using retiming techniques and thecombinationally redundant faults can be removed by using a testpattern generation method for combinational circuits. To simplify agiven circuit retiming is utilized for two purposes in thismethod. One is to find sequentially redundant faults and another is toreduce the number of flip-flops and gates. Before and after eachretiming the combinationally redundant faults are removed.Experimental results for ISCAS ‘89 benchmark circuits show that thismethod can remove many of sequentially redundant faults and canreduce a large number of gates and flip-flops.
引用
收藏
页码:81 / 92
页数:11
相关论文
共 50 条
  • [41] Performance Bound Analysis and Retiming of Timed Circuits
    Wang, Lei
    Wang, Zhiying
    Dai, Kui
    PROCEEDINGS OF THE 9TH INTERNATIONAL CONFERENCE FOR YOUNG COMPUTER SCIENTISTS, VOLS 1-5, 2008, : 212 - 217
  • [42] Bottleneck removal algorithm for dynamic compaction in sequential circuits
    Chakradhar, ST
    Raghunathan, A
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1997, 16 (10) : 1157 - 1172
  • [43] Sequential multi-valued network simplification using redundancy removal
    Khatri, SP
    Brayton, RK
    Sangiovanni-Vincentelli, AL
    TWELFTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1999, : 206 - 211
  • [44] Sequential redundancy removal using test generation and multiple unreachable states
    Yotsuyanagi, H
    Hata, S
    Hashizume, M
    Tarnesada, T
    10TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2001, : 23 - 28
  • [45] On Efficient Retiming of Fixed-Point Circuits
    Meher, Pramod Kumar
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (04) : 1257 - 1265
  • [46] Retiming verification using sequential equivalence checking
    Kahne, Brian
    Abadir, Magdy
    MTV 2005: SIXTH INTERNATIONAL WORKSHOP ON MICROPRESSOR TEST AND VERIFICATION: COMMON CHALLENGES AND SOLUTIONS, PROCEEDINGS, 2006, : 138 - +
  • [47] RETIMING AND LOGIC SYNTHESIS
    SONDERVAN, J
    ELECTRONIC ENGINEERING, 1993, 65 (793): : 33 - &
  • [48] TRANSITION EQUATIONS FOR ANALYSIS AND SYNTHESIS OF SEQUENTIAL CIRCUITS
    PUCKNELL, DA
    ELECTRONICS LETTERS, 1970, 6 (23) : 731 - &
  • [49] ANALYSIS AND SYNTHESIS OF STABLE LINEAR SEQUENTIAL CIRCUITS
    GILL, A
    JOURNAL OF THE ACM, 1965, 12 (01) : 141 - &
  • [50] Undetectable fault removal of sequential circuits based on unreachable states
    Yotsuyanagi, H
    Kinoshita, K
    16TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1998, : 176 - 181