Synthesis of Sequential Circuits by Redundancy Removal and Retiming

被引:0
|
作者
Hiroyuki Yotsuyanagi
Seiji Kajihara
Kozo Kinoshita
机构
[1] Osaka University,Department of Applied Physics, Faculty of Engineering
[2] Kyushu Institute of Technology,Department of Computer Science and Electronics, Faculty of Computer Science and Systems Engineering
[3] Osaka University,Department of Applied Physics, Faculty of Engineering
来源
关键词
synthesis of sequential circuits; redundant fault; retiming; redundancy removal; sequentially redundant fault;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper we propose a method for synthesizing sequentialcircuits to reduce the number of gates and flip-flops by removingboth combinationally and sequentially redundant faults. In order toremove sequentially redundant faults these faults are converted intocombinationally redundant faults by using retiming techniques and thecombinationally redundant faults can be removed by using a testpattern generation method for combinational circuits. To simplify agiven circuit retiming is utilized for two purposes in thismethod. One is to find sequentially redundant faults and another is toreduce the number of flip-flops and gates. Before and after eachretiming the combinationally redundant faults are removed.Experimental results for ISCAS ‘89 benchmark circuits show that thismethod can remove many of sequentially redundant faults and canreduce a large number of gates and flip-flops.
引用
收藏
页码:81 / 92
页数:11
相关论文
共 50 条
  • [31] Removal of redundancy in combinational circuits under classification of undetectable faults
    Kajihara, Seiji
    Kinoshita, Kozo
    Shiba, Haruko
    Systems and Computers in Japan, 1993, 24 (07): : 31 - 40
  • [32] On the optimization power of redundancy addition and removal for sequential logic optimization
    San Millán, E
    Entrena, L
    Espejo, JA
    EUROMICRO SYMPOSIUM ON DIGITAL SYSTEMS DESIGN, PROCEEDINGS, 2001, : 292 - 299
  • [33] Utilizing the retiming-skew equivalence in a practical algorithm for retiming large circuits
    Sapatnekar, SS
    Deokar, RB
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1996, 15 (10) : 1237 - 1248
  • [34] Compositional verification of retiming and sequential optimizations
    Moon, In-Ho
    2008 45TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 131 - 136
  • [35] Optimizing sequential verification by retiming transformations
    Cabodi, G
    Quer, S
    Somenzi, F
    37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000, 2000, : 601 - 606
  • [36] Improved Synthesis of Reversible Sequential Circuits
    Khan, Mozammel H. A.
    Rice, Jacqueline E.
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 2302 - 2305
  • [37] AUTOMATION OF SYNTHESIS OF ASYNCHRONOUS SEQUENTIAL CIRCUITS
    METAXAKI.C
    ELECTRONICS LETTERS, 1973, 9 (20) : 478 - 479
  • [38] A Synthesis Flow for Sequential Reversible Circuits
    Soeken, Mathias
    Wille, Robert
    Otterstedt, Christian
    Drechsler, Rolf
    2012 42ND IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL), 2012, : 299 - 304
  • [39] ASLAN: Synthesis of Approximate Sequential Circuits
    Ranjan, Ashish
    Raha, Arnab
    Venkataramani, Swagath
    Roy, Kaushik
    Raghunathan, Anand
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [40] Redundancy removal and test generation for circuits with non-Boolean primitives
    Chakradhar, ST
    Rothweiler, SG
    Agrawal, VD
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1997, 16 (11) : 1370 - 1377