Synthesis of Sequential Circuits by Redundancy Removal and Retiming

被引:0
|
作者
Hiroyuki Yotsuyanagi
Seiji Kajihara
Kozo Kinoshita
机构
[1] Osaka University,Department of Applied Physics, Faculty of Engineering
[2] Kyushu Institute of Technology,Department of Computer Science and Electronics, Faculty of Computer Science and Systems Engineering
[3] Osaka University,Department of Applied Physics, Faculty of Engineering
来源
关键词
synthesis of sequential circuits; redundant fault; retiming; redundancy removal; sequentially redundant fault;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper we propose a method for synthesizing sequentialcircuits to reduce the number of gates and flip-flops by removingboth combinationally and sequentially redundant faults. In order toremove sequentially redundant faults these faults are converted intocombinationally redundant faults by using retiming techniques and thecombinationally redundant faults can be removed by using a testpattern generation method for combinational circuits. To simplify agiven circuit retiming is utilized for two purposes in thismethod. One is to find sequentially redundant faults and another is toreduce the number of flip-flops and gates. Before and after eachretiming the combinationally redundant faults are removed.Experimental results for ISCAS ‘89 benchmark circuits show that thismethod can remove many of sequentially redundant faults and canreduce a large number of gates and flip-flops.
引用
收藏
页码:81 / 92
页数:11
相关论文
共 50 条
  • [1] Synthesis of sequential circuits by redundancy removal and retiming
    Yotsuyanagi, H
    Kajihara, S
    Kinoshita, K
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1997, 11 (01): : 81 - 92
  • [2] Sequential logic optimization by sequential redundancy addition and removal improved with retiming
    San Millán, Enrique
    Entrena, Luis
    Mengibar, Luis
    García, Michael
    WSEAS Transactions on Circuits and Systems, 2006, 5 (08): : 1159 - 1165
  • [3] Theoretical comparison between sequential redundancy addition and removal and retiming optimization techniques
    San Millan, E
    Entrena, L
    Espejo, JA
    Lopez, C
    JOURNAL OF SYSTEMS ARCHITECTURE, 2003, 49 (12-15) : 529 - 541
  • [4] Retiming aware clustering for sequential circuits
    Dehkordi, ME
    Brown, SD
    2004 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY, PROCEEDINGS, 2004, : 391 - 394
  • [5] FPGA mapping of sequential circuits with retiming
    Lee, JY
    Shragowitz, E
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : E426 - E429
  • [6] FPGA synthesis with retiming and pipelining for clock period minimization of sequential circuits
    Cong, S
    Wu, C
    DESIGN AUTOMATION CONFERENCE - PROCEEDINGS 1997, 1997, : 644 - 649
  • [7] On the optimization power of Redundancy Addition and Removal techniques for sequential circuits
    Millán, ES
    Entrena, L
    Espejo, JA
    ICCAD 2001: IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2001, : 91 - 94
  • [8] REDUNDANCY REMOVAL FOR SEQUENTIAL-CIRCUITS WITHOUT RESET STATES
    CHENG, KT
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1993, 12 (01) : 13 - 24
  • [9] Retiming sequential circuits with multiple register classes
    Eckl, K
    Legl, C
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION 1999, PROCEEDINGS, 1999, : 650 - 656
  • [10] Power optimization of Sequential Circuits by Retiming and Rewiring
    Jeddi, Zahra
    Amini, Esmail
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, 2006, : 585 - +