A low power single bit-line configuration dependent 7T SRAM bit cell with process-variation-tolerant enhanced read performance

被引:0
|
作者
Bhawna Rawat
Poornima Mittal
机构
[1] Delhi Technological University,Department of Electronics and Communication Engineering
关键词
Low voltage; Single port; Leakage power; Write margin; Layout analysis;
D O I
暂无
中图分类号
学科分类号
摘要
Cache memory is a key component for most microprocessors in embedded system. The increasing processing load has resulted in an upsurge in the demand for low power, high performance SRAM bit cells. Consequently, in this paper a 7T bit cell is designed for feature size 32 nm and 300 mV supply voltage. The improvement in the performance of the proposed cell is validated against the results obtained for pre-existing 6T, 7T, 8T, 9T, and 10T cells. The read and hold noise margin for the cell is obtained to be 96 and 68 mV respectively, whereas the static margin for the write operation is 170 mV. To perform a successful write operation, a pulse-width of 30 ns is utilized. The power analysis reveals that the proposed cell has minimal read/write power consumption. The leakage power for the cell is 8.4 pW and 1.2 pW for Q = ‘0’ and ‘1’ respectively. Tolerance analysis justifies that the cell maintains its functionality and yields credible outputs under process-voltage-temperature variations for static performance metrics. The layout for the proposed 7T cell occupies 0.584 µm2 area. This is 5.55% smaller than a single ended 6T. The area for other 7T counterparts, 8T, 9T, and 10T cells is larger than the proposed cell.
引用
收藏
页码:77 / 92
页数:15
相关论文
共 38 条
  • [31] Single-Ended Boost-Less (SE-BL) 7T Process Tolerant SRAM Design in Sub-threshold Regime for Ultra-Low-Power Applications
    Kushwah, C. B.
    Vishvakarma, S. K.
    Dwivedi, D.
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2016, 35 (02) : 385 - 407
  • [32] Single-Ended Boost-Less (SE-BL) 7T Process Tolerant SRAM Design in Sub-threshold Regime for Ultra-Low-Power Applications
    C. B. Kushwah
    S. K. Vishvakarma
    D. Dwivedi
    [J]. Circuits, Systems, and Signal Processing, 2016, 35 : 385 - 407
  • [33] A Single-Ended Disturb-Free 9T Subthreshold SRAM With Cross-Point Data-Aware Write Word-Line Structure, Negative Bit-Line, and Adaptive Read Operation Timing Tracing
    Tu, Ming-Hsien
    Lin, Jihi-Yu
    Tsai, Ming-Chien
    Lu, Chien-Yu
    Lin, Yuh-Jiun
    Wang, Meng-Hsueh
    Huang, Huan-Shun
    Lee, Kuen-Di
    Shih, Wei-Chiang
    Jou, Shyh-Jye
    Chuang, Ching-Te
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (06) : 1469 - 1482
  • [34] Design of low power, variation tolerant single bitline 9T SRAM cell in 16-nm technology in subthreshold region
    Roy, Chandramauleshwar
    Islam, Aminul
    [J]. MICROELECTRONICS RELIABILITY, 2021, 120
  • [35] A 40nm 256kb 6T SRAM with Threshold Power-Gating, Low-Swing Global Read Bit-Line, and Charge-Sharing Write with Vtrip-Tracking and Negative Source-Line Write-Assists
    Chung, Chao-Kuei
    Lu, Chien-Yu
    Chang, Zhi-Hao
    Jou, Shyh-Jye
    Chuang, Ching-Te
    Tu, Ming-Hsien
    Chen, Yu-Hsuan
    Hu, Yong-Jyun
    Kan, Paul-Sen
    Huang, Huan-Shun
    Lee, Kuen-Di
    Kao, Yung-Shin
    [J]. 2014 27TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2014, : 455 - 460
  • [36] Low-Power Near-Threshold 10T SRAM Bit Cells With Enhanced Data-Independent Read Port Leakage for Array Augmentation in 32-nm CMOS
    Gupta, Shourya
    Gupta, Kirti
    Calhoun, Benton H.
    Pandey, Neeta
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (03) : 978 - 988
  • [37] A 290-mV, 7-nm Ultra-Low-Voltage One-Port SRAM Compiler Design Using a 12T Write Contention and Read Upset Free Bit-Cell
    Sinangil, Mahmut E.
    Lin, Yen-Ting
    Liao, Hung-Jen
    Chang, Jonathan
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (04) : 1152 - 1160
  • [38] A 290mV Ultra-Low Voltage One-Port SRAM Compiler Design Using a 12T Write Contention and Read Upset Free Bit-Cell in 7nm FinFET Technology
    Sinangil, Mahmut E.
    Lin, Yen-Ting
    Liao, H. J.
    Chang, Jonathan
    [J]. 2018 IEEE SYMPOSIUM ON VLSI CIRCUITS, 2018, : 13 - 14