Improved tri-state buffer in MOS current mode logic and its application

被引:0
|
作者
Neeta Pandey
Bharat Choudhary
机构
[1] Delhi Technological University,Department of Electronics and Communication Engineering
关键词
MOS current mode logic; Tri-state buffer; Low power;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a new topology to implement MOS current mode logic (MCML) tri-state buffer. The current source section of the available MCML tri-state buffer is modified in the proposed topology which improves output enable time and maintains the low power feature. The functionality of the proposed topology is verified through SPICE simulations by using 0.18 µm TSMC CMOS technology parameters. Its performance is compared with the available one for different values of bias current ranging from 50 to 200 µA. The delay decreases with increase in current and improvement in output enable time is visible throughout the current range. The impact of parameter variations at different design corners and width mismatch on the performance of both the proposed and the available tri-state buffers is also studied and similar variations are found. The significance of the improvement is demonstrated through the implementation of a tri-state buffer based edge triggered register, a key element in digital systems design.
引用
收藏
页码:333 / 340
页数:7
相关论文
共 50 条
  • [41] Reversible Logic Based MOS Current Mode Logic Implementation in Digital Circuits
    Devi, S. Sharmila
    Bhanumathi, V
    CMC-COMPUTERS MATERIALS & CONTINUA, 2022, 70 (02): : 3609 - 3624
  • [42] Spice modelling of a tri-state memristor and analysis of its series and parallel characteristics
    Li, Pu
    Wang, Xiaoyuan
    Zhang, Xue
    Eshraghian, Jason K.
    Lu, Herbert Ho Ching
    IET CIRCUITS DEVICES & SYSTEMS, 2022, 16 (01) : 81 - 91
  • [43] MOS Current Mode Logic Realization of Digital Arithmetic circuits
    El-Hariry, Yassmeen M.
    Madian, Ahmed H.
    2010 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2010, : 128 - 131
  • [44] Design and optimization of MOS current mode logic for parameter variations
    Hassan, H
    Anis, M
    Elmasry, M
    INTEGRATION-THE VLSI JOURNAL, 2005, 38 (03) : 417 - 437
  • [45] Low-Voltage MOS Current Mode Logic Multiplexer
    Gupta, Kirti
    Pandey, Neeta
    Gupta, Maneesha
    RADIOENGINEERING, 2013, 22 (01) : 259 - 268
  • [46] A low power design approach for MOS current mode logic
    Ismail, AH
    Elmasry, MI
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 143 - 146
  • [47] A Methodology for the Design of MOS Current-Mode Logic Circuits
    Caruso, Giuseppe
    Macchiarella, Alessio
    IEICE TRANSACTIONS ON ELECTRONICS, 2010, E93C (02): : 172 - 181
  • [48] Design and implementation of an improved tri-state boost converter with optimal Type-III controller
    Rana N.
    Ghosh A.
    Banerjee S.
    International Journal of Power Electronics, 2019, 10 (03) : 236 - 265
  • [49] Unified discrete-map modelling and dynamical behaviour analysis of current mode controlled tri-state dc-dc converters
    Zhou, Guohua
    Zeng, Shaohuan
    Zhou, Shuhan
    Mao, Guihua
    Xu, Shungang
    IET POWER ELECTRONICS, 2019, 12 (01) : 51 - 60
  • [50] A GHz MOS adaptive pipeline technique using MOS current-mode logic
    Mizuno, M
    Yamashina, M
    Furuta, K
    Igura, H
    Abiko, H
    Okabe, K
    Ono, A
    Yamada, H
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (06) : 784 - 791