Design and optimization of MOS current mode logic for parameter variations

被引:6
|
作者
Hassan, H [1 ]
Anis, M [1 ]
Elmasry, M [1 ]
机构
[1] Univ Waterloo, VLSI Res Grp, Waterloo, ON N2L 3G1, Canada
关键词
MOS current mode logic; design; automation; optimization; low-power; parameter variation; technology scaling;
D O I
10.1016/j.vlsi.2004.07.014
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
An automated optimization-based design strategy is proposed for MOS current mode logic (MCML) circuits to overcome the complexities of the design procedure. The proposed design methodology determines the values of the design variables that achieve minimum power dissipation while attaining the required performance. Furthermore, comprehensive analytical formulations of the design parameters associated with MCML circuits are presented to provide guidelines for MCML designers. The proposed design methodology has the advantages of speed, accuracy, and ability to include a large number of parameters in the design problem. Moreover, a formulation for the impact of parameter variations on MCML operation is presented. The proposed strategy is used to design two popular circuits in a 0.18 mum CMOS technology, namely; the ring oscillator and clock distribution network drivers with an average error from the required performance within 8%. The dependence of the circuit parameters on parameter variations is used with the design methodology to redesign the same circuits while considering parameter variations. Furthermore, the impact of parameter variations as technology scales down is investigated to highlight the importance of designing for variability in future CMOS technologies. (C) 2004 Elsevier B.V. All rights reserved.
引用
收藏
页码:417 / 437
页数:21
相关论文
共 50 条
  • [1] MOS current mode logic: Design, optimization, and variability
    Hassan, H
    Anis, M
    Elmasry, M
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 247 - 250
  • [2] Performance Optimization of MOS Current-Mode Logic
    Sharroush, Sherif M.
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 2915 - 2920
  • [3] A Design Methodology for MOS Current Mode Logic VCO
    Mondal, Abir J.
    Majumder, Alak
    Bhattacharyya, Bidyut K.
    2017 3RD IEEE INTERNATIONAL SYMPOSIUM ON NANOELECTRONIC AND INFORMATION SYSTEMS (INIS), 2017, : 206 - 209
  • [4] An Efficient Delay Model for MOS Current-Mode Logic Automated Design and Optimization
    Musa, Osman
    Shams, Maitham
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (08) : 2041 - 2052
  • [5] A low power design approach for MOS current mode logic
    Ismail, AH
    Elmasry, MI
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 143 - 146
  • [6] A Methodology for the Design of MOS Current-Mode Logic Circuits
    Caruso, Giuseppe
    Macchiarella, Alessio
    IEICE TRANSACTIONS ON ELECTRONICS, 2010, E93C (02): : 172 - 181
  • [7] Design and optimization of CMOS current mode logic dividers
    Shinmyo, A
    Hashimoto, M
    Onodera, H
    PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS, 2004, : 434 - 435
  • [8] A design methodology for MOS current-mode logic frequency dividers
    Nonis, Roberto
    Palumbo, Enzo
    Palestri, Pierpaolo
    Selmi, Luca
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (02) : 245 - 254
  • [9] Design of MOS current mode logic gates - Computing the limits of voltage swing and bias current
    Caruso, G
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5637 - 5640
  • [10] Design of asynchronous circuit primitives using MOS current-mode logic (MCML)
    Kwan, TW
    Shams, M
    16TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2004, : 170 - 173