On the logic performance of bulk junctionless FinFETs

被引:0
|
作者
Monali Sil
Abhijit Mallik
机构
[1] University of Calcutta,Department of Electronic Science
关键词
Logic performance; Junctionless transistor; SOI JL FinFET; Bulk JL FinFET; Rise time; Fall time; Ring oscillator; Frequency of oscillation; 6 T SRAM cell; Static noise margin;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, a one-to-one comparison of the logic performance is made between CMOS circuits built with bulk junctionless (JL) FinFETs and that with SOI JL FinFETs for three different technology nodes as per the ITRS roadmap. For such comparison: (i) the rise time and fall time are evaluated from the transient analysis of a CMOS inverter,(ii) the propagation delay per stage for a three-stage ring oscillator is estimated from its frequency of oscillation, and (iii) the static noise margin of a 6 T SRAM cell is evaluated from its butterfly plot. A three-dimensional numerical device and mixed-mode circuit simulator is used for the performance estimation. CMOS circuits implemented with bulk JL devices are found to have comparable logic performance with their SOI JL counterparts.
引用
收藏
页码:467 / 472
页数:5
相关论文
共 50 条
  • [41] Threshold-voltage modeling of body-tied FinFETs (bulk FinFETs)
    Choi, Byung-Kil
    Han, Kyoung-Rok
    Kim, Young Min
    Park, Young June
    Lee, Jong-Ho
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (03) : 537 - 545
  • [42] Performance Analysis of Rectangular and Trapezoidal TG Bulk FinFETs for 20 nm Gate Length
    Gaurav, Ankit
    Gill, Sandeep S.
    Kaur, Navneet
    2015 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2015,
  • [43] Improved digital performance of charge plasma based junctionless C-FinFETs at 10 nm technology node and beyond
    Banerjee, Kallolini
    Biswas, Abhijit
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2020, 124
  • [44] Strained SiGe and Si FinFETs for High Performance Logic with SiGe/Si stack on SOI
    Ok, I.
    Akarvardar, K.
    Lin, S.
    Baykan, M.
    Young, C. D.
    Hung, P. Y.
    Rodgers, M. P.
    Bennett, S.
    Stamper, H. O.
    Franca, D. L.
    Yum, J.
    Nadeau, J. P.
    Hobbs, C.
    Kirsch, P.
    Majhi, P.
    Jammy, R.
    2010 INTERNATIONAL ELECTRON DEVICES MEETING - TECHNICAL DIGEST, 2010,
  • [45] High-Performance In0.53Ga0.47As FinFETs for logic and RF Applications
    Chang, Edward Yi
    Luc, Ho Quang
    Lin, Chin Yueh
    2019 COMPOUND SEMICONDUCTOR WEEK (CSW), 2019,
  • [46] Variability of Inversion-Mode and Junctionless FinFETs due to Line Edge Roughness
    Leung, Greg
    Chui, Chi On
    IEEE ELECTRON DEVICE LETTERS, 2011, 32 (11) : 1489 - 1491
  • [47] Device design and optimization considerations for bulk FinFETs
    Manoj, C. R.
    Nagpal, Meenakshi
    Varghese, Dhanya
    Rao, V. Ramgopal
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (02) : 609 - 615
  • [48] Reduction of Variability in Junctionless and Inversion-Mode FinFETs by Stringer Gate Structure
    Kim, Jungsik
    Han, Jin-Woo
    Meyyappan, M.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (02) : 470 - 475
  • [49] Low power adiabatic logic based on FinFETs
    Nan Liao
    XiaoXin Cui
    Kai Liao
    KaiSheng Ma
    Di Wu
    Wei Wei
    Rui Li
    DunShan Yu
    Science China Information Sciences, 2014, 57 : 1 - 13
  • [50] Stack Gate Technique for Dopingless Bulk FinFETs
    Liao, Yi-Bo
    Chiang, Meng-Hsueh
    Lai, Yu-Sheng
    Hsu, Wei-Chou
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (04) : 963 - 968