Algorithms to Select IDDQ Measurement Vectors for Bridging Faults in Sequential Circuits

被引:0
|
作者
Yoshinobu Higami
Yuzo Takamatsu
Kewal K. Saluja
Kozo Kinoshita
机构
来源
关键词
IDDQ testing; sequential circuit; bridging fault; IDDQ measurement vector;
D O I
暂无
中图分类号
学科分类号
摘要
In order to reduce IDDQ testing time, it is important to reduce the number of IDDQ measurement vectors, because IDDQ measurement is a time-consuming process. For obtaining minimum number of IDDQ measurement vectors for sequential circuits, fault simulation needs to be performed without fault-dropping, thus requiring very high simulation time. In this paper we propose algorithms to select small number of IDDQ measurement vectors. The proposed algorithms can concurrently simulate multiple faults and use heuristics for selection of IDDQ measurement vectors to reduce simulation time. Experimental results are presented to demonstrate the effectiveness of the proposed method.
引用
收藏
页码:443 / 451
页数:8
相关论文
共 50 条
  • [11] Bridging faults in pipelined circuits
    Favalli, M
    Metra, C
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2000, 16 (06): : 617 - 629
  • [12] Bridging Faults in Pipelined Circuits
    M. Favalli
    C. Metra
    Journal of Electronic Testing, 2000, 16 : 617 - 629
  • [13] Static test compaction for IDDQ testing of sequential circuits
    Higami, Y
    Saluja, KK
    Kinoshita, K
    1998 IEEE INTERNATIONAL WORKSHOP ON IDDQ TESTING, PROCEEDINGS, 1998, : 9 - 13
  • [14] Test generation for sequential circuits under IDDQ testing
    Maeda, T
    Higami, Y
    Kinoshita, K
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 1998, E81D (07): : 689 - 696
  • [15] Detection of bridging faults in logic resources of configurable FPGAs using IDDQ
    Zhao, L
    Walker, DMH
    Lombardi, F
    INTERNATIONAL TEST CONFERENCE 1998, PROCEEDINGS, 1998, : 1037 - 1046
  • [16] Memory reduction of IDDQ test compaction for internal and external bridging faults
    Maeda, T
    Kinoshita, K
    PROCEEDINGS OF THE NINTH ASIAN TEST SYMPOSIUM (ATS 2000), 2000, : 350 - 355
  • [17] Iddq testing-based diagnosis of faults in CMOS-circuits
    Bykov, YV
    Ivanyuk, AA
    Yanushkevich, AI
    Yarmolik, VN
    AUTOMATION AND REMOTE CONTROL, 1999, 60 (07) : 1021 - 1030
  • [18] Efficient techniques for reducing IDDQ observation time for sequential circuits
    Higami, Y
    Saluja, KK
    Kinoshita, K
    TWELFTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1999, : 72 - 77
  • [19] A simple and efficient method for generating compact IDDQ test set for bridging faults
    Shinogi, T
    Hayashi, T
    16TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1998, : 112 - 117
  • [20] DESIGN OF CMOS SELF-CHECKING SEQUENTIAL-CIRCUITS WITH IMPROVED DETECTABILITY OF BRIDGING FAULTS
    METRA, C
    FAVALLI, M
    RICCO, B
    ELECTRONICS LETTERS, 1994, 30 (23) : 1934 - 1936