Algorithms to Select IDDQ Measurement Vectors for Bridging Faults in Sequential Circuits

被引:0
|
作者
Yoshinobu Higami
Yuzo Takamatsu
Kewal K. Saluja
Kozo Kinoshita
机构
来源
关键词
IDDQ testing; sequential circuit; bridging fault; IDDQ measurement vector;
D O I
暂无
中图分类号
学科分类号
摘要
In order to reduce IDDQ testing time, it is important to reduce the number of IDDQ measurement vectors, because IDDQ measurement is a time-consuming process. For obtaining minimum number of IDDQ measurement vectors for sequential circuits, fault simulation needs to be performed without fault-dropping, thus requiring very high simulation time. In this paper we propose algorithms to select small number of IDDQ measurement vectors. The proposed algorithms can concurrently simulate multiple faults and use heuristics for selection of IDDQ measurement vectors to reduce simulation time. Experimental results are presented to demonstrate the effectiveness of the proposed method.
引用
收藏
页码:443 / 451
页数:8
相关论文
共 50 条
  • [41] Efficient diagnosis of single/double bridging faults with delta Iddq probabilistic signatures and viterbi algorithm
    Thibeault, C.
    Proceedings of the IEEE VLSI Test Symposium, 2000, : 431 - 438
  • [42] Fault characterizations and design-for-testability technique for detecting IDDQ faults in CMOS/BiCMOS circuits
    Raahemifar, K
    Ahmadi, M
    CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING 2001, VOLS I AND II, CONFERENCE PROCEEDINGS, 2001, : 1091 - 1098
  • [43] Sequential circuits applicable for detecting different types of faults
    Levin, I
    Sinelnikov, V
    Karpovsky, M
    Ostanin, S
    PROCEEDINGS OF THE EIGHTH IEEE INTERNATIONAL ON-LINE TESTING WORKSHOP, 2002, : 44 - 48
  • [44] DETECTION OF SINGLE INTERMITTENT FAULTS IN SEQUENTIAL-CIRCUITS
    SAVIR, J
    IEEE TRANSACTIONS ON COMPUTERS, 1980, 29 (07) : 673 - 678
  • [45] A concurrent fault simulation for crosstalk faults in sequential circuits
    Phadoongsidhi, M
    Le, KT
    Saluja, KK
    PROCEEDINGS OF THE 11TH ASIAN TEST SYMPOSIUM (ATS 02), 2002, : 182 - 187
  • [46] On finding undetectable and redundant faults in synchronous sequential circuits
    Lin, XJ
    Pomeranz, I
    Reddy, SM
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1998, : 498 - 503
  • [47] Fault characterizations and design-for-testability technique for detecting IDDQ faults in CMOS/BiCMOS circuits
    Raahemifar, K
    Ahmadi, M
    38TH DESIGN AUTOMATION CONFERENCE PROCEEDINGS 2001, 2001, : 313 - 316
  • [48] On redundant path delay faults in synchronous sequential circuits
    Tekumalla, RC
    Menon, PR
    IEEE TRANSACTIONS ON COMPUTERS, 2000, 49 (03) : 277 - 282
  • [49] CURRENT TESTABILITY ANALYSIS OF FEEDBACK BRIDGING FAULTS IN CMOS CIRCUITS
    ROCA, M
    RUBIO, A
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1995, 14 (10) : 1299 - 1305
  • [50] Modelling and testing for bridging faults in CMOS and BiCMOS combinational circuits
    Ismaeel, AA
    Bhatnagar, R
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1997, 83 (04) : 529 - 540