Design and Implementation of a High-Performance and Complexity-Effective VLIW DSP for Multimedia Applications

被引:0
|
作者
Tay-Jyi Lin
Shin-Kai Chen
Yu-Ting Kuo
Chih-Wei Liu
Pi-Chen Hsiao
机构
[1] National Chiao Tung University,Department of Electronics Engineering
[2] Industrial Technology Research Institute,SoC Technology Center
来源
关键词
VLIW; digital signal processor; register organization; instruction encoding; micro-architecture;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents the design and implementation of a novel VLIW digital signal processor (DSP) for multimedia applications. The DSP core embodies a distributed & ping-pong register file, which saves 76.8% silicon area and improves 46.9% access time of centralized ones found in most VLIW processors by restricting its access patterns. However, it still has comparable performance (estimated in cycles) with state-of-the-art DSP for multimedia applications. A hierarchical instruction encoding scheme is also adopted to reduce the program sizes to 24.1∼26.0%. The DSP has been fabricated in the UMC 0.13 μm 1P8M Copper Logic Process, and it can operate at 333 MHz while consuming 189 mW power. The core size is 3.2 × 3.15 mm2 including 160 KB on-chip SRAM.
引用
下载
收藏
页码:209 / 223
页数:14
相关论文
共 50 条
  • [31] A high-performance image matching and recognition system for multimedia applications
    You, Suya
    Neumann, Ulrich
    2007 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOLS 1-5, 2007, : 1746 - 1749
  • [32] Analysis, Design, and Implementation of a High-Performance Rectifier
    Wang, Chien-Ming
    Tao, Chin-Wang
    Lai, Yu-Hao
    JOURNAL OF POWER ELECTRONICS, 2016, 16 (03) : 905 - 914
  • [33] Design and VLSI Implementation of High-Performance Face-Detection Engine for Mobile Applications
    Han, Dongil
    Choi, Jongho
    Cho, Jae-Il
    Kwak, Dongsu
    IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE 2011), 2011, : 705 - +
  • [34] Design and implementation of ternary adder for High-Performance arithmetic applications by using CNTFET material
    Panwar, Uday
    Sharma, Parul
    MATERIALS TODAY-PROCEEDINGS, 2022, 63 : 773 - 777
  • [35] A HIGH-PERFORMANCE AND ENERGY-EFFICIENT FFT IMPLEMENTATION ON SUPER PARALLEL PROCESSOR (MX) FOR MOBILE MULTIMEDIA APPLICATIONS
    Sugimura, Takeaki
    Yamasaki, Hiroyuki
    Noda, Hideyuki
    Yamamoto, Osamu
    Okuno, Yoshihiro
    Arimoto, Kazutami
    2008 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATIONS SYSTEMS (ISPACS 2008), 2008, : 66 - 69
  • [36] HIGH-PERFORMANCE FORTRAN LANGUAGES - ADVANCED APPLICATIONS AND THEIR IMPLEMENTATION
    CHAPMAN, B
    MEHROTRA, P
    ZIMA, H
    FUTURE GENERATION COMPUTER SYSTEMS-THE INTERNATIONAL JOURNAL OF GRID COMPUTING AND ESCIENCE, 1995, 11 (4-5): : 401 - 407
  • [37] Cluster assignment for high-performance embedded VLIW processors
    Lapinskii, VS
    Jacome, MF
    De Veciana, GA
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2002, 7 (03) : 430 - 454
  • [38] High-performance ROM design for embedded applications
    Hu, L
    Shao, Z
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 494 - 497
  • [39] IPv6 and Multicast Filtering for High-Performance Multimedia Applications
    Pike, Thomas
    Russell, Craig
    Krumm-Heller, Alex
    Sivaraman, Vijay
    2007 AUSTRALASIANTELECOMMUNICATION NETWORKS AND APPLICATIONS CONFERENCE, 2007, : 211 - +
  • [40] Exploiting high-performance DSP hardware for real-time CELP implementation
    Teo, TT
    Tan, EC
    Premkumar, AB
    IEEE TENCON'97 - IEEE REGIONAL 10 ANNUAL CONFERENCE, PROCEEDINGS, VOLS 1 AND 2: SPEECH AND IMAGE TECHNOLOGIES FOR COMPUTING AND TELECOMMUNICATIONS, 1997, : 421 - 424