Design and Implementation of a High-Performance and Complexity-Effective VLIW DSP for Multimedia Applications

被引:0
|
作者
Tay-Jyi Lin
Shin-Kai Chen
Yu-Ting Kuo
Chih-Wei Liu
Pi-Chen Hsiao
机构
[1] National Chiao Tung University,Department of Electronics Engineering
[2] Industrial Technology Research Institute,SoC Technology Center
来源
关键词
VLIW; digital signal processor; register organization; instruction encoding; micro-architecture;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents the design and implementation of a novel VLIW digital signal processor (DSP) for multimedia applications. The DSP core embodies a distributed & ping-pong register file, which saves 76.8% silicon area and improves 46.9% access time of centralized ones found in most VLIW processors by restricting its access patterns. However, it still has comparable performance (estimated in cycles) with state-of-the-art DSP for multimedia applications. A hierarchical instruction encoding scheme is also adopted to reduce the program sizes to 24.1∼26.0%. The DSP has been fabricated in the UMC 0.13 μm 1P8M Copper Logic Process, and it can operate at 333 MHz while consuming 189 mW power. The core size is 3.2 × 3.15 mm2 including 160 KB on-chip SRAM.
引用
下载
收藏
页码:209 / 223
页数:14
相关论文
共 50 条
  • [21] Implementation of a wireless multimedia DSP chip for mobile applications
    Lee, J
    Sunwoo, MH
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2005, 40 (03): : 281 - 287
  • [22] Implementation of a wireless multimedia DSP chip for mobile applications
    Heo, KL
    Sunwoo, MH
    Oh, SK
    SIPS 2003: IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2003, : 51 - 56
  • [23] Implementation of a Wireless Multimedia DSP Chip for Mobile Applications
    Jung L. Lee
    Myung H. Sunwoo
    Journal of VLSI signal processing systems for signal, image and video technology, 2005, 40 : 281 - 287
  • [24] ODiN: A 32-bit high performance VLIW DSP for software defined radio applications
    Lee, SE
    Jeong, YM
    IEICE TRANSACTIONS ON ELECTRONICS, 2004, E87C (11) : 1780 - 1786
  • [25] High-performance FFT implementation on the BOPS ManArray parallel DSP
    Pitsianis, NP
    Pechanek, G
    ADVANCED SIGNAL PROCESSING ALGORITHMS, ARCHITECTURES,AND IMPLEMENTATIONS IX, 1999, 3807 : 164 - 171
  • [26] Design and implementation of an effective multimedia algebra
    College of Marine Engineering, Northwestern Polytechnical University, Xi'an
    710072, China
    不详
    323035, China
    不详
    710072, China
    Xibei Gongye Daxue Xuebao, 6 (899-905):
  • [27] Preprocessing scheme of intelligent assembly for a high performance VLIW DSP
    Hu, Yonghua
    Chen, Shuming
    Huang, Jie
    SECOND INTERNATIONAL CONFERENCE ON CLOUD AND GREEN COMPUTING / SECOND INTERNATIONAL CONFERENCE ON SOCIAL COMPUTING AND ITS APPLICATIONS (CGC/SCA 2012), 2012, : 187 - 190
  • [28] Design a High-Performance Memory Controller for a Multimedia SOC
    Chu, Slo-Li
    Lo, Min-Jen
    PRZEGLAD ELEKTROTECHNICZNY, 2012, 88 (7B): : 353 - 356
  • [29] A Multi-DSP System for High-Performance Video Applications
    Xiaoshen, Xu
    Hongxu, Jiang
    Liang, Jin
    Dandan, Lei
    Bo, Li
    2008 11TH IEEE SINGAPORE INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS (ICCS), VOLS 1-3, 2008, : 778 - 782
  • [30] Complexity-Effective Implementation of Programmable FIR Filters Using Simplified Canonic Signed Digit Multiplier
    Chang, Kuo-Chiang
    Lin, Ching-Hao
    Liu, Chih-Wei
    2014 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2014,