An FPGA and ASIC Implementation of Cubing Architecture

被引:0
|
作者
B. Naresh Kumar Reddy
B. Seetharamulu
G. Siva Krishna
B. Veena Vani
机构
[1] Digital University Kerala (Former IIITM-Kerala),School of Electronics Systems and Automation
[2] IcfaiTech,Department of CSE, Faculty of Science and Technology
[3] The ICFAI Foundation for Higher Education,Department of CSE
[4] BSACIST,Department of Electrical and Electronics Engineering
[5] National Institute of Technology Karnataka,undefined
来源
关键词
Cube architecture; Vedic Mathematics; FPGA board; Delay and area;
D O I
暂无
中图分类号
学科分类号
摘要
The optimization of VLSI design is playing an important role in the development of technological applications. The optimization of VLSI technology helps to increase the performance and speed of the processors. Cubing is an optimization technique in which numerous computations are performed quickly. In this paper proposes a technique for the implementation of cubing. By using the proposed method, the complexity of the multiplication of numbers for cubes is reduced. The proposed architecture is synthesized and simulated using Vivado design suit 2018.3 and implemented on a Kintex-7 FPGA board. The Encounter(R) RTL Compiler RC13.10 v13.10-s006_\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$\_$$\end{document}1 cadence tool is used in an application specific integrated circuit platform. Compared with the results obtained with well-known cubing architectures, the proposed method is used to improve the performance, and decrease the power consumption and area of processors.
引用
收藏
页码:3379 / 3391
页数:12
相关论文
共 50 条
  • [41] PSP: Parallel sub-pipelined architecture for high throughput AES on FPGA and ASIC
    Rahimunnisa, K.
    Karthigaikumar, P.
    Christy, N. Anitha
    Kumar, S. Suresh
    Jayakumar, J.
    [J]. OPEN COMPUTER SCIENCE, 2013, 3 (04): : 173 - 186
  • [42] The FPGA Hardware Implementation of the Gated Recurrent Unit Architecture
    Zaghloul, Zaghloul Saad
    Elsayed, Nelly
    [J]. SOUTHEASTCON 2021, 2021, : 366 - 370
  • [43] FPGA Implementation of a High Speed VLSI Architecture for CORDIC
    Lakshmi, B.
    Dhar, A. S.
    [J]. TENCON 2009 - 2009 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2009, : 2054 - 2058
  • [44] Efficient BinDCT hardware architecture exploration and implementation on FPGA
    Ben Abdelali, Abdessalem
    Chatti, Ichraf
    Hannachi, Marwa
    Mtibaa, Abdellatif
    [J]. JOURNAL OF ADVANCED RESEARCH, 2016, 7 (06) : 909 - 922
  • [45] VLSI architecture and FPGA implementation of ice encryption algorithm
    Fournaris, AP
    Sklavos, N
    Koufopavlou, O
    [J]. ICECS 2003: PROCEEDINGS OF THE 2003 10TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2003, : 88 - 91
  • [46] Scalable Pipelined CORDIC Architecture Design and Implementation in FPGA
    Adiono, Trio
    Purba, Randy Saut
    [J]. 2009 INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING AND INFORMATICS, VOLS 1 AND 2, 2009, : 628 - 631
  • [47] FPGA Implementation of an Efficient Router Architecture Based on DMC
    Jayan, Geethu
    Pavitha, P. P.
    [J]. IEEE INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGICAL TRENDS IN COMPUTING, COMMUNICATIONS AND ELECTRICAL ENGINEERING (ICETT), 2016,
  • [48] Architecture and FPGA Implementation of LTE PSS and SSS Synchronizer
    Kurniawan, Jason
    Ahmadi, Nur
    Adiono, Trio
    [J]. 2015 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS), 2015, : 235 - 240
  • [49] Implementation of Lifting Scheme Based DWT Architecture on FPGA
    Bhat, Naagesh S.
    [J]. PROCEEDINGS OF INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, 2013, 174 : 361 - 369
  • [50] Implementation of dynamically reconfigurable test architecture for FPGA circuits
    Rozkovec, Martin
    [J]. 2008 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, PROCEEDINGS, 2008, : 182 - 185