共 50 条
- [41] PSP: Parallel sub-pipelined architecture for high throughput AES on FPGA and ASIC [J]. OPEN COMPUTER SCIENCE, 2013, 3 (04): : 173 - 186
- [42] The FPGA Hardware Implementation of the Gated Recurrent Unit Architecture [J]. SOUTHEASTCON 2021, 2021, : 366 - 370
- [43] FPGA Implementation of a High Speed VLSI Architecture for CORDIC [J]. TENCON 2009 - 2009 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2009, : 2054 - 2058
- [45] VLSI architecture and FPGA implementation of ice encryption algorithm [J]. ICECS 2003: PROCEEDINGS OF THE 2003 10TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2003, : 88 - 91
- [46] Scalable Pipelined CORDIC Architecture Design and Implementation in FPGA [J]. 2009 INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING AND INFORMATICS, VOLS 1 AND 2, 2009, : 628 - 631
- [47] FPGA Implementation of an Efficient Router Architecture Based on DMC [J]. IEEE INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGICAL TRENDS IN COMPUTING, COMMUNICATIONS AND ELECTRICAL ENGINEERING (ICETT), 2016,
- [48] Architecture and FPGA Implementation of LTE PSS and SSS Synchronizer [J]. 2015 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS), 2015, : 235 - 240
- [49] Implementation of Lifting Scheme Based DWT Architecture on FPGA [J]. PROCEEDINGS OF INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, 2013, 174 : 361 - 369
- [50] Implementation of dynamically reconfigurable test architecture for FPGA circuits [J]. 2008 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, PROCEEDINGS, 2008, : 182 - 185