An FPGA and ASIC Implementation of Cubing Architecture

被引:0
|
作者
B. Naresh Kumar Reddy
B. Seetharamulu
G. Siva Krishna
B. Veena Vani
机构
[1] Digital University Kerala (Former IIITM-Kerala),School of Electronics Systems and Automation
[2] IcfaiTech,Department of CSE, Faculty of Science and Technology
[3] The ICFAI Foundation for Higher Education,Department of CSE
[4] BSACIST,Department of Electrical and Electronics Engineering
[5] National Institute of Technology Karnataka,undefined
来源
关键词
Cube architecture; Vedic Mathematics; FPGA board; Delay and area;
D O I
暂无
中图分类号
学科分类号
摘要
The optimization of VLSI design is playing an important role in the development of technological applications. The optimization of VLSI technology helps to increase the performance and speed of the processors. Cubing is an optimization technique in which numerous computations are performed quickly. In this paper proposes a technique for the implementation of cubing. By using the proposed method, the complexity of the multiplication of numbers for cubes is reduced. The proposed architecture is synthesized and simulated using Vivado design suit 2018.3 and implemented on a Kintex-7 FPGA board. The Encounter(R) RTL Compiler RC13.10 v13.10-s006_\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$\_$$\end{document}1 cadence tool is used in an application specific integrated circuit platform. Compared with the results obtained with well-known cubing architectures, the proposed method is used to improve the performance, and decrease the power consumption and area of processors.
引用
收藏
页码:3379 / 3391
页数:12
相关论文
共 50 条
  • [31] FPGA and ASIC Implementation of SEC-DED-DAEC Codes for SRAM Applications
    Tripathi, Sayan
    Jana, Jhilam
    Samanta, Jagannath
    Anand, Amandeep
    Kumar, Chandrabhan
    Raj, Gautam
    [J]. PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON COMMUNICATION, DEVICES AND COMPUTING, 2020, 602 : 237 - 247
  • [32] Design of Evaluation Board for Image Processing ASIC and VHDL Implementation of FPGA Interface
    Chaitra, M.
    Aravind, H. S.
    Shayanam, Anantha G. R.
    Bohara, Harish
    Shiak, Najeer Ahmmad
    Srividhya, S.
    [J]. 2018 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN ELECTRICAL, ELECTRONICS & COMMUNICATION ENGINEERING (ICRIEECE 2018), 2018, : 1284 - 1288
  • [33] A logic level design methodology for a secure DPA resistant ASIC or FPGA implementation
    Tiri, K
    Verbauwhede, I
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 246 - 251
  • [34] Efficient ASIC and FPGA Implementation of Binary-Coded Decimal Digit Multipliers
    Saeid Gorgin
    Ghassem Jaberipur
    Reza Hashemi Asl
    [J]. Circuits, Systems, and Signal Processing, 2014, 33 : 3883 - 3899
  • [35] Low-Power High-Performance Multitransform Architecture Using Run-Time Reconfigurable Adder for FPGA and ASIC Implementation
    Sivanandam, K.
    Kumar, P.
    [J]. SYSTEM AND ARCHITECTURE, CSI 2015, 2018, 732 : 63 - 72
  • [36] An Efficient & Reconfigurable FPGA and ASIC Implementation of a Spectral Doppler Ultrasound Imaging System
    Page, Adam
    Mohsenin, Tinoosh
    [J]. PROCEEDINGS OF THE 2013 IEEE 24TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP 13), 2013, : 198 - 202
  • [37] Efficient ASIC and FPGA Implementation of Binary-Coded Decimal Digit Multipliers
    Gorgin, Saeid
    Jaberipur, Ghassem
    Asl, Reza Hashemi
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2014, 33 (12) : 3883 - 3899
  • [38] Compact Architecture for ASIC Implementation of the MISTY1 Block Cipher
    Yamamoto, Dai
    Yajima, Jun
    Itoh, Kouichi
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2010, E93A (01) : 3 - 12
  • [39] A novel SIFT architecture and ASIC implementation for real time SOC application
    Murad Qasaimeh
    Hani Saleh
    Baker Mohammad
    Temesghen Tekeste
    Mohammed Ismail
    [J]. Analog Integrated Circuits and Signal Processing, 2019, 99 : 325 - 338
  • [40] A novel SIFT architecture and ASIC implementation for real time SOC application
    Qasaimeh, Murad
    Saleh, Hani
    Mohammad, Baker
    Tekeste, Temesghen
    Ismail, Mohammed
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2019, 99 (02) : 325 - 338