Efficient BinDCT hardware architecture exploration and implementation on FPGA

被引:2
|
作者
Ben Abdelali, Abdessalem [1 ,2 ]
Chatti, Ichraf [1 ]
Hannachi, Marwa [1 ,3 ]
Mtibaa, Abdellatif [1 ]
机构
[1] Univ Monastir, Lab Elect & Microelect, Monastir, Tunisia
[2] High Inst Informat & Math Monastir, Monastir, Tunisia
[3] Univ Lorraine, UMR7198, IJL, Vandoeuvre Les Nancy, France
关键词
Binary discrete cosine transform; Discrete cosine transform approximation; Very large scale integration architectures; Hardware implementation; Design exploration; Field programmable gate array; DCT; TRANSFORM;
D O I
10.1016/j.jare.2016.09.002
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
This paper presents a hardware module design for the forward Binary Discrete Cosine Transform (BinDCT) and its implementation on a field programmable gate array device. Different architectures of the BinDCT module were explored to ensure the maximum efficiency. The elaboration of these architectures included architectural design, timing and pipeline analysis, hardware description language modeling, design synthesis, and implementation. The developed BinDCT hardware module presents a high efficiency in terms of operating frequency and hardware resources, which has made it suitable for the most recent video standards with high image resolution and refresh frequency. Additionally, the high hardware efficiency of the BinDCT would make it a very good candidate for time and resource-constrained applications. By comparison with several recent implementations of discrete cosine transform approximations, it has been shown that the proposed hardware BinDCT module presents the best performances. (C) 2016 Production and hosting by Elsevier B.V. on behalf of Cairo University.
引用
收藏
页码:909 / 922
页数:14
相关论文
共 50 条
  • [1] Reconfigurable hardware implementation of BinDCT
    Murphy, CW
    Harvey, DM
    [J]. ELECTRONICS LETTERS, 2002, 38 (18) : 1012 - 1013
  • [2] Efficient Hardware Implementation of Cube Architecture using Yavadunam Sutra on FPGA
    Thakare, Mansi
    Yash, Palak
    Chakraborty, Debaleena
    Jajodia, Babita
    [J]. 2021 IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2021, : 373 - 376
  • [3] Efficient Hardware Implementation of High-Speed Recursive Vedic Squaring Architecture on FPGA
    Bajaj, Jasmine
    Jajodia, Babita
    [J]. INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND ENERGY TECHNOLOGIES (ICECET 2021), 2021, : 2011 - 2016
  • [4] Optimization for Efficient Hardware Implementation of CNN on FPGA
    Farrukh, Fasih Ud Din
    Xie, Tuo
    Zhang, Chun
    Wang, Zhihua
    [J]. PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS, TECHNOLOGIES AND APPLICATIONS (ICTA 2018), 2018, : 88 - 89
  • [5] The FPGA Hardware Implementation of the Gated Recurrent Unit Architecture
    Zaghloul, Zaghloul Saad
    Elsayed, Nelly
    [J]. SOUTHEASTCON 2021, 2021, : 366 - 370
  • [6] Design and Implementation of Hardware Architecture for Denoising Using FPGA
    Jeon, ByungMoo
    Lee, SangJun
    Jin, Jungdong
    Dung Duc Nguyen
    Jeon, Jae Wook
    [J]. 2013 IEEE 9TH INTERNATIONAL COLLOQUIUM ON SIGNAL PROCESSING AND ITS APPLICATIONS (CSPA), 2013, : 83 - 88
  • [7] Efficient hardware architecture for direct 2D DCT computation and its FPGA Implementation
    Hatim, Anas
    Belkouch, Said
    Sadiki, Tayeb
    Hassani, Moha M'Rabet
    [J]. 2013 25TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM), 2013,
  • [8] A Hardware Efficient Support Vector Machine Architecture for FPGA
    Irick, Kevin M.
    DeBole, Michael
    Narayanan, Vijaykrishnan
    Gayasen, Aman
    [J]. PROCEEDINGS OF THE SIXTEENTH IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, 2008, : 304 - 305
  • [9] An Efficient Hardware Implementation of a SAT Problem Solver on FPGA
    Ivan, Teodor
    Aboulhamid, El Mostapha
    [J]. 16TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2013), 2013, : 209 - 216
  • [10] Efficient Hardware Implementation of Artificial Neural Networks on FPGA
    Khalil, Kasem
    Mohaidat, Tamador
    Darwich, Mahmoud
    Kumar, Ashok
    Bayoumi, Magdy
    [J]. 2024 IEEE 6TH INTERNATIONAL CONFERENCE ON AI CIRCUITS AND SYSTEMS, AICAS 2024, 2024, : 233 - 237