Design and Implementation of Hardware Architecture for Denoising Using FPGA

被引:0
|
作者
Jeon, ByungMoo [1 ]
Lee, SangJun [1 ]
Jin, Jungdong [1 ]
Dung Duc Nguyen [1 ]
Jeon, Jae Wook [1 ]
机构
[1] Sungkyunkwan Univ, Sch Informat & Commun Eng, Suwon, South Korea
关键词
FPGA; hardware architecture; denoise; Total Variation;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Noise removal in image processing is required in a variety of fields such as object tracking, stereo vision and medical image reconstruction. To obtain accurate results, various video pre-processing is required. We propose a hardware architecture using FPGA to improve the processing speed with the Total Variation algorithm for noise removing images. In the proposed system, we can process images with a resolution of 640 x 480. We remove noise from the input noisy image, after 10 cycles of operations. In the first step, we obtain the right, bottom and center pixel values and the differences to obtain. In the second step, we add pixels to the center of the operation parameters, and the difference between the values are obtained central pixel. The operation parameters and the difference of the values of the surrounding pixels are reflected in the following operations. We repeat this process 10 times to remove the noise in the image. The noise removal performance is better than prior results, but the operation is complex and requires considerable computing power. We implemented the proposed system in hardware that requires high computing power for real-time processing with these processes. The processing delay is 0.8ms. We designed pipeline architecture to delay the operation. The proposed system can operate on image resolution of 640 x 480 with a speed of 250Mhz.
引用
收藏
页码:83 / 88
页数:6
相关论文
共 50 条
  • [1] Fundus image denoising using FPGA hardware architecture
    Fredj, Amira Hadj
    Ben Abdallah, Mariem
    Malek, Jihene
    Azar, Ahmad Taher
    [J]. INTERNATIONAL JOURNAL OF COMPUTER APPLICATIONS IN TECHNOLOGY, 2016, 54 (01) : 1 - 13
  • [2] Design and Implementation of Hardware Firewall using FPGA
    Keni, Swati Maloji
    Mande, Sudhakar
    [J]. 2018 3RD INTERNATIONAL CONFERENCE FOR CONVERGENCE IN TECHNOLOGY (I2CT), 2018,
  • [3] Implementation of Pipelined Hardware Architecture for AES Algorithm using FPGA
    Kumar, J. Senthil
    Mahalakshmi, C.
    [J]. 2014 INTERNATIONAL CONFERENCE ON COMMUNICATION AND NETWORK TECHNOLOGIES (ICCNT), 2014, : 260 - 264
  • [4] Hardware Implementation of LU Decomposition Using Dataflow Architecture on FPGA
    Eljammaly, Mahmoud
    Hanafy, Yasser
    Wahdan, Abdelmoniem
    Bayoumi, Amr
    [J]. 2013 5TH INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND INFORMATION TECHNOLOGY (CSIT), 2013, : 298 - 302
  • [5] Visible light video denoising and FPGA hardware implementation
    Zhao, Sixian
    Wan, Minjie
    Qian, Weixian
    Zhou, Lin
    Shao, Ajun
    Chen, Qian
    Gu, Guohua
    [J]. Guangxue Jingmi Gongcheng/Optics and Precision Engineering, 2022, 30 (15): : 1868 - 1879
  • [6] Hardware implementation of parallel SOARS using FPGA based multiprocessor architecture
    Tanuma, Hideki
    Deguchi, Hiroshi
    Shimizu, Tetsuo
    [J]. AGENT-BASED APPROACHES IN ECONOMIC AND SOCIAL COMPLEX SYSTEMS IV, 2007, 3 : 199 - +
  • [7] Efficient Hardware Implementation of Cube Architecture using Yavadunam Sutra on FPGA
    Thakare, Mansi
    Yash, Palak
    Chakraborty, Debaleena
    Jajodia, Babita
    [J]. 2021 IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2021, : 373 - 376
  • [8] Efficient BinDCT hardware architecture exploration and implementation on FPGA
    Ben Abdelali, Abdessalem
    Chatti, Ichraf
    Hannachi, Marwa
    Mtibaa, Abdellatif
    [J]. JOURNAL OF ADVANCED RESEARCH, 2016, 7 (06) : 909 - 922
  • [9] The FPGA Hardware Implementation of the Gated Recurrent Unit Architecture
    Zaghloul, Zaghloul Saad
    Elsayed, Nelly
    [J]. SOUTHEASTCON 2021, 2021, : 366 - 370
  • [10] The hardware structure design of perceptron with FPGA implementation
    Wang, QR
    Yi, B
    Xie, Y
    Liu, BR
    [J]. 2003 IEEE INTERNATIONAL CONFERENCE ON SYSTEMS, MAN AND CYBERNETICS, VOLS 1-5, CONFERENCE PROCEEDINGS, 2003, : 762 - 767