共 50 条
- [1] Efficient ASIC and FPGA implementation of cube architecture [J]. IET COMPUTERS AND DIGITAL TECHNIQUES, 2017, 11 (01): : 43 - 49
- [3] Optimized Hardware Implementation of Vedic Binary Multiplier using Nikhilam Sutra on FPGA [J]. 2022 IEEE 13TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2022, : 101 - 104
- [4] FPGA Implementation of Square and Cube Architecture using Vedic Mathematics [J]. 2018 IEEE 4TH INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2018), 2018, : 6 - 10
- [5] Design and Implementation of Hardware Architecture for Denoising Using FPGA [J]. 2013 IEEE 9TH INTERNATIONAL COLLOQUIUM ON SIGNAL PROCESSING AND ITS APPLICATIONS (CSPA), 2013, : 83 - 88
- [6] Implementation of Pipelined Hardware Architecture for AES Algorithm using FPGA [J]. 2014 INTERNATIONAL CONFERENCE ON COMMUNICATION AND NETWORK TECHNOLOGIES (ICCNT), 2014, : 260 - 264
- [7] Hardware Implementation of LU Decomposition Using Dataflow Architecture on FPGA [J]. 2013 5TH INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND INFORMATION TECHNOLOGY (CSIT), 2013, : 298 - 302
- [8] Design of a high speed Vedic multiplier and square architecture based on Yavadunam Sutra [J]. Sādhanā, 2019, 44
- [9] Hardware implementation of parallel SOARS using FPGA based multiprocessor architecture [J]. AGENT-BASED APPROACHES IN ECONOMIC AND SOCIAL COMPLEX SYSTEMS IV, 2007, 3 : 199 - +
- [10] Design of a high speed Vedic multiplier and square architecture based on Yavadunam Sutra [J]. SADHANA-ACADEMY PROCEEDINGS IN ENGINEERING SCIENCES, 2019, 44 (09):