Efficient Hardware Implementation of Cube Architecture using Yavadunam Sutra on FPGA

被引:0
|
作者
Thakare, Mansi [1 ]
Yash, Palak [1 ]
Chakraborty, Debaleena [1 ]
Jajodia, Babita [1 ]
机构
[1] Indian Inst Informat Technol Guwahati, Dept Elect & Commun Engn, Gauhati, Assam, India
关键词
Application Specific Integrated Circuit (ASIC); Cube Architecture; Field Programmable Gate Array (FPGA); Vedic Mathematics; Yavadunam Sutra; SQUARE;
D O I
10.1109/MWSCAS47672.2021.9531843
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Modern computational devices are in need of efficient and optimized hardware architectures with low power and reduced computational complexity. This work presents an efficient and optimized dedicated cube architecture using the proposed modified Yavadunam Sutra Algorithm of Vedic Mathematics. Hardware implementation results of the proposed Vedic cube architecture for input bit-lengths (4-, 8-, 16- and 32-bit) are presented using Field Programmable Gate Array (FPGA) platform. The proposed cubic architecture on modified Yavadunam Sutra outperforms existing state-of-the-art dedicated cube units in terms of combinational delay and area (No. of four-input/slice LUTs) on a FPGA platform. Comparison results of the proposed dedicated cube architecture with reported Vedic cube architectures are also presented.
引用
收藏
页码:373 / 376
页数:4
相关论文
共 50 条
  • [1] Efficient ASIC and FPGA implementation of cube architecture
    Barik, Ranjan Kumar
    Pradhan, Manoranjan
    [J]. IET COMPUTERS AND DIGITAL TECHNIQUES, 2017, 11 (01): : 43 - 49
  • [2] Efficient BinDCT hardware architecture exploration and implementation on FPGA
    Ben Abdelali, Abdessalem
    Chatti, Ichraf
    Hannachi, Marwa
    Mtibaa, Abdellatif
    [J]. JOURNAL OF ADVANCED RESEARCH, 2016, 7 (06) : 909 - 922
  • [3] Optimized Hardware Implementation of Vedic Binary Multiplier using Nikhilam Sutra on FPGA
    Yash, Palak
    Thakare, Mansi
    Jajodia, Babita
    [J]. 2022 IEEE 13TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2022, : 101 - 104
  • [4] FPGA Implementation of Square and Cube Architecture using Vedic Mathematics
    Barve, Sampada
    Raveendran, Sithara
    Korde, Charudatta
    Panigrahi, Trilochan
    Kumar, Nithin Y. B.
    Vasantha, M. H.
    [J]. 2018 IEEE 4TH INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2018), 2018, : 6 - 10
  • [5] Design and Implementation of Hardware Architecture for Denoising Using FPGA
    Jeon, ByungMoo
    Lee, SangJun
    Jin, Jungdong
    Dung Duc Nguyen
    Jeon, Jae Wook
    [J]. 2013 IEEE 9TH INTERNATIONAL COLLOQUIUM ON SIGNAL PROCESSING AND ITS APPLICATIONS (CSPA), 2013, : 83 - 88
  • [6] Implementation of Pipelined Hardware Architecture for AES Algorithm using FPGA
    Kumar, J. Senthil
    Mahalakshmi, C.
    [J]. 2014 INTERNATIONAL CONFERENCE ON COMMUNICATION AND NETWORK TECHNOLOGIES (ICCNT), 2014, : 260 - 264
  • [7] Hardware Implementation of LU Decomposition Using Dataflow Architecture on FPGA
    Eljammaly, Mahmoud
    Hanafy, Yasser
    Wahdan, Abdelmoniem
    Bayoumi, Amr
    [J]. 2013 5TH INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND INFORMATION TECHNOLOGY (CSIT), 2013, : 298 - 302
  • [8] Design of a high speed Vedic multiplier and square architecture based on Yavadunam Sutra
    A Deepa
    C N Marimuthu
    [J]. Sādhanā, 2019, 44
  • [9] Hardware implementation of parallel SOARS using FPGA based multiprocessor architecture
    Tanuma, Hideki
    Deguchi, Hiroshi
    Shimizu, Tetsuo
    [J]. AGENT-BASED APPROACHES IN ECONOMIC AND SOCIAL COMPLEX SYSTEMS IV, 2007, 3 : 199 - +
  • [10] Design of a high speed Vedic multiplier and square architecture based on Yavadunam Sutra
    Deepa, A.
    Marimuthu, C. N.
    [J]. SADHANA-ACADEMY PROCEEDINGS IN ENGINEERING SCIENCES, 2019, 44 (09):