Behavioral modeling and simulation of fractional-N frequency synthesizer

被引:0
|
作者
Shuilong Huang
Zhihua Wang
机构
[1] Tsinghua University,Department of Electronics
关键词
Frequency synthesizer; Jitter; VeriloaA/Verilog;
D O I
暂无
中图分类号
学科分类号
摘要
A set of behavioral voltage-domain verilogA/verilog models is proposed in the paper, based on mathematical models of building blocks and some simulation strategies. The models include nonlinear effects of building blocks and can accurately predict the dynamic or stable characteristic of the closed loop. A three-order ΣΔ fractional-N PLL based frequency synthesizer with a 1.9 GHz central output frequency is implemented with the presented way. Cadence SpectreVerilog simulation results show that the behavioral modeling can provide a great speed-up over the transistor-level simulation. Correspondingly, the phase noise, spurious tones and loop locked time can also be accurately predicted, so it is helpful to optimization design based on system-level.
引用
收藏
页码:317 / 323
页数:6
相关论文
共 50 条
  • [31] The Design of a 5 GHz Programmable Frequency Divider for Fractional-N Frequency Synthesizer
    Chen, Zhongshan
    Tu, Yan
    Feng, Liang
    [J]. MATERIAL AND MANUFACTURING TECHNOLOGY II, PTS 1 AND 2, 2012, 341-342 : 623 - +
  • [32] A DIGITALLY CORRECTED FRACTIONAL-N SYNTHESIZER
    CHODORA, J
    [J]. HEWLETT-PACKARD JOURNAL, 1993, 44 (02): : 44 - 44
  • [33] A high-frequency phase-compensation fractional-N frequency synthesizer
    Yang, CY
    Chen, JW
    Tsai, MT
    [J]. 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5091 - 5094
  • [34] Analytical model and behavioral simulation approach for a ΣΔ fractional-N synthesizer employing a sample-hold element
    Cassia, M
    Shah, P
    Bruun, E
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2003, 50 (11) : 850 - 859
  • [35] A CMOS ΔΣ fractional-N frequency synthesizer with quantization noise pushing technique
    Yang, Yu-Che
    Lu, Shey-Shi
    [J]. 2007 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2007, : 262 - 263
  • [36] Analysis and Prediction of Spurs in a Fractional-N Frequency Synthesizer with Discontinuous Nonlinearity
    Mazzaro, Valerio
    Gleeson, Luke
    Kennedy, Michael Peter
    [J]. 2020 31ST IRISH SIGNALS AND SYSTEMS CONFERENCE (ISSC), 2020, : 181 - 186
  • [37] A constant loop bandwidth fractional-N frequency synthesizer for GNSS receivers
    Xizhen, Yin
    Xiao Shimao
    Jin Yuhua
    Wu Qiwu
    Ma Chengyan
    Ye Tianchun
    [J]. JOURNAL OF SEMICONDUCTORS, 2012, 33 (04)
  • [38] A constant loop bandwidth fractional-N frequency synthesizer for GNSS receivers
    尹喜珍
    肖时茂
    金玉花
    吴启武
    马成炎
    叶甜春
    [J]. Journal of Semiconductors, 2012, 33 (04) : 117 - 123
  • [39] A multiband ΔΣ fractional-N frequency synthesizer for a MIMO WLAN transceiver RFIC
    Rogers, JWM
    Dai, FF
    Cavin, MS
    Rahn, DG
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (03) : 678 - 689
  • [40] A 0.13μm CMOS Δ ∑ fractional-N frequency synthesizer for WLAN transceivers
    楚晓杰
    贾海珑
    林敏
    石寅
    代伐
    [J]. Journal of Semiconductors, 2011, (10) : 113 - 119