Behavioral modeling and simulation of fractional-N frequency synthesizer

被引:0
|
作者
Shuilong Huang
Zhihua Wang
机构
[1] Tsinghua University,Department of Electronics
关键词
Frequency synthesizer; Jitter; VeriloaA/Verilog;
D O I
暂无
中图分类号
学科分类号
摘要
A set of behavioral voltage-domain verilogA/verilog models is proposed in the paper, based on mathematical models of building blocks and some simulation strategies. The models include nonlinear effects of building blocks and can accurately predict the dynamic or stable characteristic of the closed loop. A three-order ΣΔ fractional-N PLL based frequency synthesizer with a 1.9 GHz central output frequency is implemented with the presented way. Cadence SpectreVerilog simulation results show that the behavioral modeling can provide a great speed-up over the transistor-level simulation. Correspondingly, the phase noise, spurious tones and loop locked time can also be accurately predicted, so it is helpful to optimization design based on system-level.
引用
收藏
页码:317 / 323
页数:6
相关论文
共 50 条
  • [41] Tunable Loop Filter in Fractional-N Frequency Synthesizer for Wireless Applications
    Kit, Gan Leong
    Hamid, Fazrena Azlee
    Ahmed, Syed Khaleel
    [J]. 2012 10TH IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS (ICSE), 2012, : 636 - 640
  • [42] Novel fractional-N PLL frequency synthesizer with reduced phase error
    Sumi, Y
    Obote, S
    Tsuda, K
    Syoubu, K
    Fukui, Y
    [J]. APCCAS '96 - IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS '96, 1996, : 45 - 48
  • [43] MASH DDSM-Induced Spurs in a Fractional-N Frequency Synthesizer
    Mai, Dawei
    Dahlan, Adil
    Kennedy, Michael Peter
    [J]. 2019 26TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2019, : 13 - 16
  • [44] An Optimized ΔΣ Fractional-N Frequency Synthesizer for CMOS UHF RFID Reader
    Shi, Chunqi
    Zhang, Runxi
    Lai, Zongsheng
    [J]. 2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 545 - 548
  • [45] Design and simulation of fractional-N frequency synthesizers
    Perrot, MH
    [J]. ANALOG CIRCUIT DESIGN: FRACTIONAL-N SYNTHESIZERS, DESIGN FOR ROBUSTNESS, LINE AND BUS DRIVERS, 2003, : 27 - 49
  • [46] A New Fractional Spur Modeling in Fractional-N Frequency Synthesizers
    Sadatnejad, Najmeh
    Miar-Naimi, Hossein
    [J]. 2015 IEEE 28TH CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (CCECE), 2015, : 536 - 540
  • [47] A generalized MASH architecture in Fractional-N synthesizer
    Zhu, YH
    Shao, ZB
    Pang, WY
    [J]. 2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 1512 - 1515
  • [48] Design of optimized high precision fractional-N frequency synthesizer with low spur
    Zhou, Shuai
    [J]. MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2020, 62 (07) : 2525 - 2530
  • [49] Fast-locking integer/fractional-N hybrid PLL frequency synthesizer
    Woo, Kyoungho
    Ham, Donhee
    [J]. IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS,, 2006, : 674 - +
  • [50] A Single-VCO Fractional-N Frequency Synthesizer for Digital TV Tuners
    Yang, Yu-Che
    Lu, Shey-Shi
    [J]. IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2010, 57 (09) : 3207 - 3215