Analog circuit sizing using local biasing

被引:0
|
作者
Srdjan Dragomira Djordjevic
机构
[1] University of Nis,Faculty of Electronic Engineering
关键词
Computer aided design; Analog integrated circuits; Analog circuit design; Biasing design; Fixator-norator pairs;
D O I
暂无
中图分类号
学科分类号
摘要
The analog circuit design approach based on local biasing is shown to be very attractive as it removes the nonlinearity in the biasing procedure. Based on this design approach, we offer a new technique for the sizing of analog integrated circuits. The proposed technique is based on the relations that exist between linear elements of a cut-set or a loop when the voltages and currents in the remaining elements are held fixed. These relations enable the designer to fix a circuit variable (biasing current or voltage of a transistor) in exchange for a set of interrelated element values that can be independently changed. The proposed procedure allows us to directly change the element values or the DC parameter values for the active loads without being concerned about the DC biasing. Therefore, the circuit designer is able to manage tradeoffs in the design by comparing multiple solutions that meet the desired criteria. Moreover, multiple circuit simulations are not necessary in the case when any of the calculated element values is not realistic or workable.
引用
收藏
页码:299 / 308
页数:9
相关论文
共 50 条
  • [1] Analog circuit sizing using local biasing
    Djordjevic, Srdjan Dragomira
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 93 (02) : 299 - 308
  • [2] Local Bayesian Optimization For Analog Circuit Sizing
    Touloupas, Konstantinos
    Chouridis, Nikos
    Sotiriadis, Paul P.
    2021 58TH ACM/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2021, : 1237 - 1242
  • [3] LoCoMOBO: A Local Constrained Multiobjective Bayesian Optimization for Analog Circuit Sizing
    Touloupas, Konstantinos
    Sotiriadis, Paul P.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2022, 41 (09) : 2780 - 2793
  • [4] Hierarchical sizing and biasing of analog firm intellectual properties
    Iskander, Ramy
    Louerat, Marie-Minerve
    Kaiser, Andreas
    INTEGRATION-THE VLSI JOURNAL, 2013, 46 (02) : 172 - 188
  • [5] Analog circuit design with linearized DC biasing
    Hashemian, Reza
    2006 IEEE INTERNATIONAL CONFERENCE ON ELECTRO/INFORMATION TECHNOLOGY, 2006, : 285 - 289
  • [6] Analog circuit sizing based on formal methods using affine arithmetic
    Lemke, A
    Hedrich, L
    Barke, E
    IEEE/ACM INTERNATIONAL CONFERENCE ON CAD-02, DIGEST OF TECHNICAL PAPERS, 2002, : 486 - 489
  • [7] Robust analog circuit sizing using ellipsoid method and affine arithmetic
    Liu, Xuexin
    Luk, Wai-Shing
    Song, Yu
    Tang, Pushan
    Zeng, Xuan
    PROCEEDINGS OF THE ASP-DAC 2007, 2007, : 203 - +
  • [8] Simulation-Based Hierarchical Sizing and Biasing of Analog Firm IPs
    Javid, Farakh
    Iskander, Ramy
    Louerat, Marie-Minerve
    BMAS 2009: PROCEEDINGS OF THE 2009 IEEE INTERNATIONAL BEHAVIORAL MODELING AND SIMULATION WORKSHOP, 2009, : 43 - 48
  • [9] Sizing rules for bipolar analog circuit design
    Massier, Tobias
    Graeb, Helmut
    Schlichtmann, Ulf
    2008 DESIGN, AUTOMATION AND TEST IN EUROPE, VOLS 1-3, 2008, : 138 - 143
  • [10] A Theoretically Sound Approach to Analog Circuit Sizing
    Lim, Eunji
    Choi, Jaehyouk
    Kim, Youngmin
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2018, 18 (02) : 200 - 210