Mixed Mode VLSI Implementation of a Neural Associative Memory

被引:0
|
作者
Arne Heittmann
Ulrich Rückert
机构
[1] Corporate Research,Infineon Technologies
[2] University of Paderborn,Heinz Nixdorf Institute
关键词
associative memory; device precision; mixed mode; neural networks; static memory cell; ULSI;
D O I
暂无
中图分类号
学科分类号
摘要
A mixed mode digital/analog special purpose VLSI hardware implementation of an associative memory with neural architecture is presented. The memory concept is based on a matrix architecture with binary storage elements holding the connection weights. To enhance the processing speed analog circuit techniques are applied to implement the algorithm for the association. To keep the memory density as high as possible two design strategies are considered. First, the number of transistors per storage element is kept to a minimum. In this paper a circuit technique that uses a single 6-transistor cell for weight storage and analog signal processing is proposed. Second, the device precision has been chosen to a moderate level to save area as much as possible. Since device mismatch limits the performance of analog circuits, the impact of device precision on the circuit performance is explicitly discussed. It is shown that the device precision limits the number of rows activated in parallel. Since the input vector as well as the output vector are considered to be sparsely coded it is concluded, that even for large matrices the proposed circuit technique is appropriate and ultra large scale integration with a large number of connection weights is feasible.
引用
收藏
页码:159 / 172
页数:13
相关论文
共 50 条
  • [31] Recursive implementation method for associative memory
    Harbin Gongye Daxue Xuebao, 5 (40-42):
  • [32] ASSOCIATIVE MEMORY SYSTEM IMPLEMENTATION AND CHARACTERISTICS
    MCATEER, JE
    KOPPEL, RL
    CAPOBIANCO, JA
    COMMUNICATIONS OF THE ACM, 1964, 7 (10) : 564 - 564
  • [33] ASSOCIATIVE MEMORY SYSTEM IMPLEMENTATION AND CHARACTERISTICS
    OLSON, CD
    IEEE TRANSACTIONS ON ELECTRONIC COMPUTERS, 1965, EC14 (04): : 669 - &
  • [34] PROGRAMMABLE CURRENT-MODE NEURAL NETWORK FOR IMPLEMENTATION IN ANALOG MOS-VLSI
    BORGSTROM, TH
    ISMAIL, M
    BIBYK, SB
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1990, 137 (02): : 175 - 184
  • [35] VLSI implementation of a neural network classifier
    Mandisodza, RLK
    Luke, DM
    Pochec, P
    1996 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING - CONFERENCE PROCEEDINGS, VOLS I AND II: THEME - GLIMPSE INTO THE 21ST CENTURY, 1996, : 178 - 181
  • [36] VLSI implementation of a functional neural network
    Panagiotopoulos, DA
    Singh, SK
    Newcomb, RW
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 701 - 704
  • [37] ANALOG VLSI IMPLEMENTATION OF NEURAL NETWORKS
    VITTOZ, E
    ARTIFICIAL NEURAL NETWORKS : JOURNEES DELECTRONIQUE 1989, 1989, : 223 - 250
  • [38] Optimal VLSI implementation of neural networks
    Beiu, V
    NEURAL NETWORKS AND THEIR APPLICATIONS, 1996, : 255 - 276
  • [39] ANALOG VLSI IMPLEMENTATION OF NEURAL NETWORKS
    VERLEYSEN, M
    JESPERS, P
    ARTIFICIAL NEURAL NETWORKS : JOURNEES DELECTRONIQUE 1989, 1989, : 279 - 289
  • [40] VLSI implementation of pulsating neural networks
    Schwartzglass, O
    Agranat, AJ
    NEUROCOMPUTING, 1996, 10 (04) : 405 - 413