An 8-bit 1 GS/s folding and interpolating ADC with a base-4 architecture

被引:0
|
作者
Fan Jiang
Danyu Wu
Lei Zhou
Jin Wu
Zhi Jin
Xinyu Liu
机构
[1] Chinese Academy of Sciences (IMECAS),Institute of Microelectronics
关键词
Base-4; Coarse quantization channel; Folding amplifier; Folding and interpolating analog-to-digital converter (F&I ADC);
D O I
暂无
中图分类号
学科分类号
摘要
A base-4 architecture for folding and interpolating ADC is proposed. It employs cascaded folding and interpolating topology with both the folding factors and interpolating factors of 4. Duo to that the base-4 folding and interpolating has an intrinsic relationship with the quantization process which is base-2, the architecture requires only 2 × N + 6 comparators for an N-bit ADC. What’s more, the coarse flash ADC can be eliminated because all the most significant bits can be conveniently extracted from the intermediate signals as the “byproduct” of the folding amplifiers. In addition, the base-4 architecture can be extended to higher resolution easily because of the modularized and unified configuration. This architecture is implemented with a 1 GS/s 8-bit ADC in 0.35 μm SiGe BiCMOS process. Measurement results reveal the chip exhibits DNL of 0.30/−0.26 LSB and INL of 0.80/−0.80 LSB. The ENOB is 6.9 LSB at 10.1 MHz input. The SNDR is above 42 dB over the first and the second Nyquist zone. The SFDR is above 45 dB over the first Nyquist zone and the second Nyquist zone. The ERBW is over 1.2 GHz.
引用
收藏
页码:139 / 146
页数:7
相关论文
共 50 条
  • [1] An 8-bit 1 GS/s folding and interpolating ADC with a base-4 architecture
    Jiang, Fan
    Wu, Danyu
    Zhou, Lei
    Wu, Jin
    Jin, Zhi
    Liu, Xinyu
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 76 (01) : 139 - 146
  • [2] A 2 GS/s 8-bit folding and interpolating ADC in 90 nm CMOS
    He Wenwei
    Meng Qiao
    Zhang Yi
    Tang Kai
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (08)
  • [3] A 2 GS/s 8-bit folding and interpolating ADC in 90 nm CMOS
    贺文伟
    孟桥
    张翼
    唐凯
    Journal of Semiconductors, 2014, 35 (08) : 144 - 148
  • [4] A 2 GS/s 8-bit folding and interpolating ADC in 90 nm CMOS
    贺文伟
    孟桥
    张翼
    唐凯
    Journal of Semiconductors, 2014, (08) : 144 - 148
  • [5] An 8-bit, 200 MSPS Folding and Interpolating ADC
    Øystein Moldsvor
    Geir S. Østrem
    Analog Integrated Circuits and Signal Processing, 1998, 15 : 37 - 47
  • [6] An 8-bit, 200 MSPS folding and interpolating ADC
    Moldsvor, O
    Ostrem, GS
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1998, 15 (01) : 37 - 47
  • [7] A 4-GS/s 8-bit two-channel time-interleaved folding and interpolating ADC
    JIANG Fan
    WU DanYu
    ZHOU Lei
    WU Jin
    JIN Zhi
    LIU XinYu
    Science China(Information Sciences), 2014, 57 (01) : 291 - 296
  • [8] A 4-GS/s 8-bit two-channel time-interleaved folding and interpolating ADC
    Fan Jiang
    DanYu Wu
    Lei Zhou
    Jin Wu
    Zhi Jin
    XinYu Liu
    Science China Information Sciences, 2014, 57 : 1 - 6
  • [9] A 4-GS/s 8-bit two-channel time-interleaved folding and interpolating ADC
    Jiang Fan
    Wu DanYu
    Zhou Lei
    Wu Jin
    Jin Zhi
    Liu XinYu
    SCIENCE CHINA-INFORMATION SCIENCES, 2014, 57 (01) : 1 - 6
  • [10] A 1.2 V 1.0-GS/s 8-bit Voltage-Buffer-Free Folding and Interpolating ADC
    Wang, Mingshuo
    Lin, Tao
    Ye, Fan
    Li, Ning
    Ren, Junyan
    2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 274 - 277