Avoiding furnace slip in the era of shallow trench isolation

被引:0
|
作者
Stephens, AE [1 ]
机构
[1] MEMC Elect Mat, Silicon Engn Technol Ctr, Sherman, TX 75091 USA
来源
SEMICONDUCTOR SILICON 2002, VOLS 1 AND 2 | 2002年 / 2002卷 / 02期
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Although the silicon wafer is strong at room temperature, it is weak at the elevated temperatures necessary for the fabrication of integrated circuits. During thermal processing, a nonuniform elevated temperature produces a nonuniform expansion within the wafer and the resulting lattice forces can cause local or widespread furnace slip. This disrupts the silicon crystal structure and permanently degrades the electrical and physical characteristics of the wafer. Matters are made worse when shallow trench isolation structures are built into the wafer surface. During thermal cycling, the pressure oxide exerts on the silicon side-walls can create dislocations or cause slip-dislocations to move into the device. The causes of furnace slip are examined, and the effects on integrated circuit yield and reliability are reviewed. Characterization methods and the characteristic wafer failure modes are described. The factors that influence the wafer's resistance to furnace slip and the appropriate corrective actions are discussed. A case study is used to describe how shallow trench isolation structures and processing exacerbate the problem of furnace slip.
引用
收藏
页码:774 / 785
页数:12
相关论文
共 50 条
  • [41] Active corner engineering in the process integration for shallow trench isolation
    Balasubramanian, N
    Johnson, E
    Peidous, IV
    Ming, S
    Sundaresan, R
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2000, 18 (02): : 700 - 705
  • [42] An improved process, metrology and methodology for shallow trench isolation etch
    Gaddam, S
    Baum, C
    2004 IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE AND WORKSHOP: ADVANCING THE SCIENCE AND TECHNOLOGY OF SEMICONDUCTOR MANUFACTURING EXCELLENCE, 2004, : 93 - 97
  • [43] Shallow trench isolation liners and their role in reducing lattice strains
    Floresca, Herman C.
    Wang, J. G.
    Kim, M. J.
    Smythe, J. A.
    APPLIED PHYSICS LETTERS, 2008, 93 (14)
  • [44] Total ionizing dose effects in shallow trench isolation oxides
    Faccio, Federico
    Barnaby, Hugh J.
    Chen, Xiao J.
    Fleetwood, Daniel M.
    Gonella, Laura
    McLain, Michael
    Schrimpf, Ronald D.
    MICROELECTRONICS RELIABILITY, 2008, 48 (07) : 1000 - 1007
  • [45] Gate oxide thinning in MOS structures with shallow trench isolation
    Balasubramanian, N
    Johnson, E
    Perera, C
    Mian, CS
    Sheng, TT
    Peidous, IV
    Ping, G
    Cuthbertson, A
    Sundaresan, R
    PHYSICS AND CHEMISTRY OF SIO2 AND THE SI-SIO2 INTERFACE - 4, 2000, 2000 (02): : 125 - 129
  • [46] A novel T-shaped shallow trench isolation technology
    Hong, SH
    Ahn, DH
    Park, MH
    Kang, HK
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2001, 40 (4B): : 2616 - 2620
  • [47] Economic evaluation of various shallow trench isolation module options
    Berman, MJ
    Kalpathy-Cramer, J
    Kirchner, E
    CHEMICAL MECHANICAL PLANARIZATION IN IC DEVICE MANUFACTURING III, PROCEEDINGS, 2000, 99 (37): : 22 - 29
  • [48] Nanotopography effects on chemical mechanical polishing for shallow trench isolation
    Lee, B
    Gan, T
    Boning, D
    Hester, P
    Poduje, N
    Baylies, W
    2000 IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE AND WORKSHOP, 2000, : 425 - 432
  • [49] Oxide HDP-CVD Modeling for Shallow Trench Isolation
    Roussy, Agnes
    Delachet, Laura
    Belharet, Djaffar
    Pinaton, Jacques
    Collot, Philippe
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2010, 23 (03) : 400 - 410
  • [50] A novel 0.25 mu m shallow trench isolation technology
    Chen, C
    Chou, JW
    Lur, W
    Sun, SW
    IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, : 837 - 840