Avoiding furnace slip in the era of shallow trench isolation

被引:0
|
作者
Stephens, AE [1 ]
机构
[1] MEMC Elect Mat, Silicon Engn Technol Ctr, Sherman, TX 75091 USA
来源
SEMICONDUCTOR SILICON 2002, VOLS 1 AND 2 | 2002年 / 2002卷 / 02期
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Although the silicon wafer is strong at room temperature, it is weak at the elevated temperatures necessary for the fabrication of integrated circuits. During thermal processing, a nonuniform elevated temperature produces a nonuniform expansion within the wafer and the resulting lattice forces can cause local or widespread furnace slip. This disrupts the silicon crystal structure and permanently degrades the electrical and physical characteristics of the wafer. Matters are made worse when shallow trench isolation structures are built into the wafer surface. During thermal cycling, the pressure oxide exerts on the silicon side-walls can create dislocations or cause slip-dislocations to move into the device. The causes of furnace slip are examined, and the effects on integrated circuit yield and reliability are reviewed. Characterization methods and the characteristic wafer failure modes are described. The factors that influence the wafer's resistance to furnace slip and the appropriate corrective actions are discussed. A case study is used to describe how shallow trench isolation structures and processing exacerbate the problem of furnace slip.
引用
收藏
页码:774 / 785
页数:12
相关论文
共 50 条
  • [31] Shallow trench isolation scatterometry metrology in a high volume fab
    Lensing, KR
    Markle, RJ
    Stirton, B
    Laughery, MA
    2001 IEEE INTERNATIONAL SYMPOSIUM ON SEMICONDUCTOR MANUFACTURING, CONFERENCE PROCEEDINGS, 2001, : 195 - 198
  • [32] Optimization of scatterometry parameters for Shallow Trench Isolation (STI) monitor
    Leray, P
    Cheng, S
    Kremer, S
    Ercken, M
    Pollentier, I
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XVIII, PTS 1 AND 2, 2004, 5375 : 576 - 586
  • [33] A novel T-shaped shallow trench isolation technology
    Hong, S.H. (shhong48@samsung.co.kr), 1600, Japan Society of Applied Physics (40):
  • [34] In-situ shallow trench isolation etch with clean chemistry
    Wang, XK
    Williams, S
    Padmapani, N
    Pan, SH
    TWENTY THIRD IEEE/CPMT INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM, 1998, : 150 - 154
  • [35] Characterization of Shallow Trench Isolation CMP Process and Its Application
    Li, Helen
    Zhang, ChunLei
    Liu, JinBing
    Liu, ZhengFang
    Chen, Kuang Han
    Gbondo-Tugbawa, Tamba
    Ding, Hua
    Li, Flora
    Lee, Brian
    Gower-Hall, Aaron
    Chiu, Yang-Chih
    DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY X, 2016, 9781
  • [36] Scaling challenges for 0.13 μm generation shallow trench isolation
    Kuhn, KJ
    Mei, D
    Post, I
    Neirynck, J
    2001 IEEE INTERNATIONAL SYMPOSIUM ON SEMICONDUCTOR MANUFACTURING, CONFERENCE PROCEEDINGS, 2001, : 187 - 190
  • [37] Electrical analysis of mechanical stress induced by shallow trench isolation
    Gallon, C
    Reimbold, G
    Ghibaudo, G
    Bianchi, RA
    Gwoziecki, R
    Raynaud, C
    ESSDERC 2003: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2003, : 359 - 362
  • [38] IMPROVED SHALLOW TRENCH ISOLATION FOR SUB-HALFMICRON CMOS
    CABANAL, JP
    HAOND, M
    MICROELECTRONIC ENGINEERING, 1991, 15 (1-4) : 651 - 654
  • [39] Mechanisms of circular defects for shallow trench isolation oxide deposition
    Lan, JK
    Wang, YL
    Liu, CP
    Chao, CG
    Ay, CY
    Liu, CW
    Cheng, YL
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2003, 21 (05): : 2098 - 2104
  • [40] A novel shallow trench isolation with mini-spacer technology
    Yeh, WK
    Lin, T
    Chen, CM
    Chou, JW
    Sun, SW
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1999, 38 (4B): : 2300 - 2305